JAJSCQ0B December 2016 – March 2018 LMR23625-Q1
PRODUCTION DATA.
PIN | I/O (1) | DESCRIPTION | ||
---|---|---|---|---|
NAME | SOIC | WSON with PGOOD | ||
SW | 1 | 1, 2 | P | Switching output of the regulator. Internally connected to both power MOSFETs. Connect to power inductor. |
BOOT | 2 | 3 | P | Bootstrap capacitor connection for high-side driver. Connect a high-quality 470-nF capacitor from BOOT to SW. |
VCC | 3 | 4 | P | Internal bias supply output for bypassing. Connect a 2.2-μF, 16-V or higher capacitance bypass capacitor from this pin to AGND. Do not connect external loading to this pin. Never short this pin to ground during operation. |
FB | 4 | 5 | A | Feedback input to regulator, connect the feedback resistor divider tap to this pin. |
PGOOD | N/A | 6 | A | Open drain output for power-good flag. Use a 10-kΩ to 100-kΩ pullup resistor to logic rail or other DC voltage no higher than 12 V. |
EN/SYNC | 5 | 8 | A | Enable input to regulator. High = On, Low = Off. Can be connected to VIN. Do not float. Adjust the input undervoltage lockout with two resistors. The internal oscillator can be synchronized to an external clock by coupling a positive pulse into this pin through a small coupling capacitor. See EN/SYNC for detail. |
AGND | 6 | 7 | G | Analog ground pin. Ground reference for internal references and logic. Connect to system ground. |
VIN | 7 | 9, 10 | P | Input supply voltage. |
PGND | 8 | 12 | G | Power ground pin, connected internally to the low side power FET. Connect to system ground, PAD, AGND, ground pins of CIN and COUT. Path to CIN must be as short as possible. |
PAD | 9 | 13 | G | Low impedance connection to AGND. Connect to PGND on PCB. Major heat dissipation path of the die. Must be used for heat sinking to ground plane on PCB. |
NC | N/A | 11 | N/A | Not for use. Leave this pin floating. |