JAJSFY3D August 2018 – August 2022 LMR36006-Q1
PRODUCTION DATA
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
SUPPLY VOLTAGE (VIN PIN) | ||||||
IQ-nonSW | Operating quiescent current (non-switching)(2) | VEN = 3.3 V (PFM variant only) | 18 | 26 | 36 | µA |
ISD | Shutdown quiescent current; measured at VIN pin | VEN = 0 V | 5 | µA | ||
ENABLE (EN PIN) | ||||||
VEN-VCC-H | Enable input high level for VCC output | VENABLE rising | 1.14 | V | ||
VEN-VCC-L | Enable input low level for VCC output | VENABLE falling | 0.3 | V | ||
VEN-VOUT-H | Enable input high level for VOUT | VENABLE rising | 1.157 | 1.231 | 1.3 | V |
VEN-VOUT-HYS | Enable input hysteresis for VOUT | Hysteresis below VENABLE-H; falling | 110 | mV | ||
ILKG-EN | Enable input leakage current | VEN = 3.3V | 0.2 | nA | ||
INTERNAL LDO (VCC PIN) | ||||||
VCC | Internal VCC voltage | 6 V ≤ VIN ≤ 60 V | 4.75 | 5 | 5.25 | V |
VCC-UVLO-Rising | Internal VCC undervoltage lockout | VCC rising | 3.6 | 3.8 | 4.0 | V |
VCC-UVLO-Falling | Internal VCC undervoltage lockout | VCC falling | 3.1 | 3.3 | 3.5 | V |
VOLTAGE REFERENCE (FB PIN) | ||||||
VOUT-3.3V-Fixed | Output voltage | 3.23 | 3.3 | 3.37 | V | |
VFB | Feedback voltage | 0.985 | 1 | 1.015 | V | |
ILKG-VOUT-3.3V-Fixed | Feedback leakage current | VOUT = 3.3 V (Fixed Option) | 1.4 | 1.8 | µA | |
ILKG-FB | Feedback leakage current | FB = 1 V | 0.2 | nA | ||
CURRENT LIMITS AND HICCUP | ||||||
ISC | High-side current limit(3) | 0.8 | 1 | 1.2 | A | |
ILS-LIMIT | Low-side current limit(3) | 0.6 | 0.8 | 0.95 | A | |
IPEAK-MIN | Minimum inductor peak current(3) | 0.18 | A | |||
IL-NEG | Negative current limit(3) | FPWM variant only | -0.95 | –0.6 | –0.25 | A |
POWER GOOD (PGOOD PIN) | ||||||
VPG-HIGH-UP | Power-Good upper threshold - rising | % of FB voltage | 105% | 107% | 110% | |
VPG-LOW-DN | Power-Good lower threshold - falling | % of FB voltage | 90% | 93% | 95% | |
VPG-HYS | Power-Good hysteresis (rising & falling) | % of FB voltage | 2% | |||
TPG | Power-Good rising/falling edge deglitch delay | 80 | 140 | 200 | µs | |
VPG-VALID | Minimum input voltage for proper Power-Good function | 2 | V | |||
RPG | Power-Good on-resistance | VEN = 2.5 V | 80 | 165 | Ω | |
RPG | Power-Good on-resistance | VEN = 0 V | 35 | 90 | Ω | |
OSCILLATOR | ||||||
FOSC | Internal oscillator frequency | 2.1-MHz variant | 1.95 | 2.1 | 2.35 | MHz |
FOSC | Internal oscillator frequency | 400-kHz variant | 340 | 400 | 460 | kHz |
MOSFETS | ||||||
RDS-ON-HS | High-side MOSFET ON-resistance | IOUT = 0.5 A | 225 | 435 | mΩ | |
RDS-ON-LS | Low-side MOSFET ON-resistance | IOUT = 0.5 A | 150 | 280 | mΩ |