JAJSE47B April 2017 – December 2018 LP87524B-Q1 , LP87524J-Q1 , LP87524P-Q1
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
Address: 0x12
D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
BUCK0_SHUTDOWN_DELAY[3:0] | BUCK0_STARTUP_DELAY[3:0] |
Bits | Field | Type | Default | Description |
---|---|---|---|---|
7:4 | BUCK0_
SHUTDOWN_ DELAY[3:0] |
R/W | 0x0 for LP87524B, LP87524J, 0x1 for LP87524P* | Shutdown delay of Buck0 from falling edge of ENx signal (DOUBLE_DELAY = 0 in CONTROL register and HALF_DELAY = 0 in PGOOD_CTRL2 register. See other delay options in Table 4):
0x0 - 0 ms 0x1 - 1 ms ... 0xF - 15 ms |
3:0 | BUCK0_
STARTUP_ DELAY[3:0] |
R/W | 0x5 for LP87524B, LP87524J, 0x3 for LP87524P* | Start-up delay of Buck0 from rising edge of ENx signal (DOUBLE_DELAY = 0 in CONTROL register and HALF_DELAY = 0 in PGOOD_CTRL2 register. See other delay options in Table 4):
0x0 - 0 ms 0x1 - 1 ms ... 0xF - 15 ms |