JAJSE47B April 2017 – December 2018 LP87524B-Q1 , LP87524J-Q1 , LP87524P-Q1
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
Address: 0x2A
D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
Reserved | PG3_FLT | PG2_FLT | PG1_FLT | PG0_FLT |
Bits | Field | Type | Default | Description |
---|---|---|---|---|
7:4 | Reserved | R/W | 0x0 | |
3 | PG3_FLT | R | 0 | Source for PGOOD inactive signal:
0 - Buck3 has not set PGOOD signal inactive. 1 - Buck3 has set PGOOD signal inactive. This bit can be cleared by reading this register when Buck3 output is valid. |
2 | PG2_FLT | R | 0 | Source for PGOOD inactive signal:
0 - Buck2 has not set PGOOD signal inactive. 1 - Buck2 has set PGOOD signal inactive. This bit can be cleared by reading this register when Buck2 output is valid. |
1 | PG1_FLT | R | 0 | Source for PGOOD inactive signal:
0 - Buck1 has not set PGOOD signal inactive. 1 - Buck1 has set PGOOD signal inactive. This bit can be cleared by reading this register when Buck1 output is valid. |
0 | PG0_FLT | R | 0 | Source for PGOOD inactive signal:
0 - Buck0 has not set PGOOD signal inactive. 1 - Buck0 has set PGOOD signal inactive. This bit can be cleared by reading this register when Buck0 output is valid. |