JAJSP65A
June 2021 – September 2022
LP876242-Q1
PRODUCTION DATA
1
特長
2
アプリケーション
3
説明
4
Revision History
5
Pin Configuration and Functions
5.1
Digital Signal Descriptions
6
Specifications
6.1
Absolute Maximum Ratings
6.2
ESD Ratings
6.3
Recommended Operating Conditions
6.4
Thermal Information
6.5
Internal Low Drop-Out Regulators (LDOVINT)
6.6
BUCK1, BUCK2, BUCK3, and BUCK4 Regulators
6.7
Reference Generator (REFOUT)
6.8
Monitoring Functions
6.9
Clocks, Oscillators, and DPLL
6.10
Thermal Monitoring and Shutdown
6.11
System Control Thresholds
6.12
Current Consumption
6.13
Digital Input Signal Parameters
6.14
Digital Output Signal Parameters
6.15
I/O Pullup and Pulldown Resistance
6.16
I2C Interface
6.17
Serial Peripheral Interface (SPI)
25
6.18
Typical Characteristics
7
Detailed Description
7.1
Overview
7.2
Functional Block Diagram
7.3
Feature Description
7.3.1
Input Voltage Monitor
7.3.2
Power Resources
7.3.2.1
Buck Regulators
7.3.2.1.1
BUCK Regulator Overview
7.3.2.1.2
Spread-Spectrum Mode
7.3.2.1.3
Adaptive Voltage Scaling (AVS) and Dynamic Voltage Scaling (DVS) Support
7.3.2.1.4
BUCK Output Voltage Setting
7.3.2.1.5
Sync Clock Functionality
7.3.2.2
Internal Low Dropout Regulator (LDOVINT)
7.3.3
Residual Voltage Checking
7.3.4
Output Voltage Monitor and PGOOD Generation
7.3.5
General-Purpose I/Os (GPIO Pins)
7.3.6
Thermal Monitoring
7.3.6.1
Thermal Warning Function
7.3.6.2
Thermal Shutdown
7.3.7
Interrupts
7.3.8
Watchdog (WD)
7.3.8.1
Watchdog Fail Counter and Status
7.3.8.2
Watchdog Start-Up and Configuration
7.3.8.3
MCU to Watchdog Synchronization
7.3.8.4
Watchdog Disable Function
7.3.8.5
Watchdog Sequence
7.3.8.6
Watchdog Trigger Mode
7.3.8.7
WatchDog Flow Chart and Timing Diagrams in Trigger Mode
55
7.3.8.8
Watchdog Question-Answer Mode
7.3.8.8.1
Watchdog Q&A Related Definitions
7.3.8.8.2
Question Generation
7.3.8.8.3
Answer Comparison
7.3.8.8.3.1
Sequence of the 2-bit Watchdog Answer Counter
7.3.8.8.3.2
Watchdog Sequence Events and Status Updates
7.3.8.8.3.3
Watchdog Q&A Sequence Scenarios
7.3.9
Error Signal Monitor (ESM)
7.3.9.1
ESM Error-Handling Procedure
7.3.9.2
Level Mode
66
7.3.9.3
PWM Mode
7.3.9.3.1
Good-Events and Bad-Events
7.3.9.3.2
ESM Error-Counter
7.3.9.3.2.1
ESM Start-Up in PWM Mode
7.3.9.3.3
ESM Flow Chart and Timing Diagrams in PWM Mode
72
7.4
Device Functional Modes
7.4.1
Device State Machine
7.4.1.1
Fixed Device Power FSM
7.4.1.1.1
Register Resets and EEPROM read at INIT state
7.4.1.2
Pre-Configurable Mission States
7.4.1.2.1
PFSM Commands
7.4.1.2.1.1
REG_WRITE_IMM Command
7.4.1.2.1.2
REG_WRITE_MASK_IMM Command
7.4.1.2.1.3
REG_WRITE_MASK_PAGE0_IMM Command
7.4.1.2.1.4
REG_WRITE_BIT_PAGE0_IMM Command
7.4.1.2.1.5
REG_WRITE_WIN_PAGE0_IMM Command
7.4.1.2.1.6
REG_WRITE_VOUT_IMM Command
7.4.1.2.1.7
REG_WRITE_VCTRL_IMM Command
7.4.1.2.1.8
REG_WRITE_MASK_SREG Command
7.4.1.2.1.9
SREG_READ_REG Command
7.4.1.2.1.10
SREG_WRITE_IMM Command
7.4.1.2.1.11
WAIT Command
7.4.1.2.1.12
DELAY_IMM Command
7.4.1.2.1.13
DELAY_SREG Command
7.4.1.2.1.14
TRIG_SET Command
7.4.1.2.1.15
TRIG_MASK Command
7.4.1.2.1.16
END Command
7.4.1.2.2
Configuration Memory Organization and Sequence Execution
7.4.1.2.3
Mission State Configuration
7.4.1.2.4
Pre-Configured Hardware Transitions
7.4.1.2.4.1
ON Requests
7.4.1.2.4.2
OFF Requests
7.4.1.2.4.3
NSLEEP1 and NSLEEP2 Functions
7.4.1.2.4.4
WKUP1 and WKUP2 Functions
7.4.1.3
Error Handling Operations
7.4.1.3.1
Power Rail Output Error
7.4.1.3.2
Boot BIST Error
7.4.1.3.3
Runtime BIST Error
7.4.1.3.4
Catastrophic Error
7.4.1.3.5
Watchdog (WDOG) Error
7.4.1.3.6
Error Signal Monitor (ESM) Error
7.4.1.3.7
Warnings
7.4.1.4
Device Start-up Timing
7.4.1.5
Power Sequences
7.4.1.6
First Supply Detection
7.4.2
Multi-PMIC Synchronization
7.4.2.1
SPMI Interface System Setup
7.4.2.2
Transmission Protocol and CRC
7.4.2.2.1
Operation with Transmission Errors
7.4.2.2.2
Transmitted Information
7.4.2.3
SPMI Target Device Communication to SPMI Controller Device
7.4.2.3.1
Incomplete Communication from SPMI Target Device to SPMI Controller Device
7.4.2.4
SPMI-BIST Overview
7.4.2.4.1
SPMI Bus during Boot BIST and RUNTIME BIST
7.4.2.4.2
Periodic Checking of the SPMI
7.4.2.4.3
SPMI Message Priorities
7.5
Control Interfaces
7.5.1
CRC Calculation for I2C and SPI Interface Protocols
7.5.2
I2C-Compatible Interface
7.5.2.1
Data Validity
7.5.2.2
Start and Stop Conditions
7.5.2.3
Transferring Data
7.5.2.4
Auto-Increment Feature
7.5.3
Serial Peripheral Interface (SPI)
7.6
NVM Configurable Registers
7.6.1
Register Page Partitioning
7.6.2
CRC Protection for Configuration, Control, and Test Registers
7.6.3
CRC Protection for User Registers
7.6.4
Register Write Protection
7.6.4.1
ESM and Watchdog Configuration Registers
7.6.4.2
User Registers
7.7
Register Map
7.7.1
LP876242_map Registers
8
Application and Implementation
8.1
Application Information
8.2
Typical Applications
8.2.1
Design Requirements
8.2.1.1
Buck Inductor Selection
8.2.1.2
Buck Input Capacitor Selection
8.2.1.3
Buck Output Capacitor Selection
8.2.1.4
LDO Output Capacitor Selection
8.2.1.5
VCCA Supply Filtering Components
8.2.2
Detailed Design Procedure
8.2.3
Voltage Scaling Precautions
8.2.4
Application Curves
8.3
Layout
8.3.1
Layout Guidelines
8.3.2
Layout Example
8.4
Power Supply Recommendations
9
Device and Documentation Support
9.1
Receiving Notification of Documentation Updates
9.2
サポート・リソース
9.3
Trademarks
9.4
Electrostatic Discharge Caution
9.5
Glossary
10
Mechanical, Packaging, and Orderable Information
パッケージ・オプション
メカニカル・データ(パッケージ|ピン)
RQK|32
MPQF572A
サーマルパッド・メカニカル・データ
発注情報
jajsp65a_oa
7.3.9.3
PWM Mode