JAJSG80B May 2015 – September 2020 MSP430FG6425 , MSP430FG6426 , MSP430FG6625 , MSP430FG6626
PRODUCTION DATA
PARAMETER | TEST CONDITIONS | MIN | MAX | UNIT | ||
---|---|---|---|---|---|---|
fPx.y | Port output frequency (with load) | P3.4/TA2CLK/SMCLK/S27 CL = 20 pF, RL = 1 kΩ(1) or 3.2 kΩ(2) (3) | VCC = 1.8 V PMMCOREVx = 0 | 8 | MHz | |
VCC = 3 V PMMCOREVx = 3 | 20 | |||||
fPort_CLK | Clock output frequency | P1.0/TA0CLK/ACLK/S39 P3.4/TA2CLK/SMCLK/S27 P2.0/P2MAP0 (P2MAP0 = PM_MCLK ) CL = 20 pF(3) | VCC = 1.8 V PMMCOREVx = 0 | 8 | MHz | |
VCC = 3 V PMMCOREVx = 3 | 20 |