JAJSG23E January 2015 – August 2018 MSP430FR6820 , MSP430FR6822 , MSP430FR68221 , MSP430FR6870 , MSP430FR6872 , MSP430FR68721 , MSP430FR6920 , MSP430FR6922 , MSP430FR69221 , MSP430FR6970 , MSP430FR6972 , MSP430FR69721
PRODUCTION DATA.
Figure 6-6 and Figure 6-7 show the port diagrams. Table 6-32 summarizes the selection of the pin functions.
PIN NAME (PJ.x) | x | FUNCTION | CONTROL BITS OR SIGNALS (1) | |||||
---|---|---|---|---|---|---|---|---|
PJDIR.x | PJSEL1.5 | PJSEL0.5 | PJSEL1.4 | PJSEL0.4 | LFXTBYPASS | |||
PJ.4/LFXIN | 4 | PJ.4 (I/O) | I: 0; O: 1 | X | X | 0 | 0 | X |
N/A | 0 | X | X | 1 | X | X | ||
Internally tied to DVSS | 1 | |||||||
LFXIN crystal mode (2) | X | X | X | 0 | 1 | 0 | ||
LFXIN bypass mode (2) | X | X | X | 0 | 1 | 1 | ||
PJ.5/LFXOUT | 5 | PJ.5 (I/O) | I: 0; O: 1 | 0 | 0 | 0 | 0 | 0 |
1 | X | |||||||
X | X | 1(3) | ||||||
N/A | 0 | See (1) | See (1) | 0 | 0 | 0 | ||
1 | X | |||||||
X | X | 1(3) | ||||||
Internally tied to DVSS | 1 | See (1) | See (1) | 0 | 0 | 0 | ||
1 | X | |||||||
X | X | 1(3) | ||||||
LFXOUT crystal mode (2) | X | X | X | 0 | 1 | 0 |