Table 6-111 Timing Requirements for GPIO Inputs(1) (see Figure 6-61)
NO. |
|
1.2V, 1.1V, 1.0V |
UNIT |
MIN |
MAX |
1 |
tw(GPIH)
|
Pulse duration, GPn[m] as input high |
2C(1)(2)
|
|
ns |
2 |
tw(GPIL)
|
Pulse duration, GPn[m] as input low |
2C(1)(2)
|
|
ns |
(1) The pulse width given is sufficient to generate a CPU interrupt or an EDMA event. However, if a user wants to have the device recognize the GPIx changes through software polling of the GPIO register, the GPIx duration must be extended to allow the device enough time to access the GPIO register through the internal bus.