4 改訂履歴
Changes from C Revision (August 2014) to D Revision
- Added 従来は別のデータシート(SLASE55A)にあったPCM1860、PCM1862、PCM1864および関連コンテンツをこのデータシートにGo
- Changed タイトルを明瞭化のためGo
- Changed 新しいデバイスを追加して「特長」箇条書きをGo
- Added ハードウェアおよびソフトウェア制御デバイスを明確にするため「特長」箇条書きをGo
- Changed 「アプリケーション」を「車載用ヘッド・ユニット」から「音声制御デバイス」にGo
- Changed 3.3V電源、内蔵PGA、追加のフロントエンド機能を明確にするため「概要」セクションのテキストをGo
- Changed 「アプリケーション外略図」を、以前の2つの図を1つの図に結合してGo
- Deleted Typ Performance (3.3-V Supply, –1 dB-FS Input) table; redundant contentGo
- Changed Device Comparison Table; updated for clarityGo
- Changed reference voltage output dcoupling point typical value from 0.5 VCC to 0.5 AVDD in VREF pin descriptionGo
- Changed XO (pin 9) type from "—" to "Digital output" in both Pin Functions tables Go
- Changed "latch enable" to "word clock" in LRCK pin description Go
- Changed reference voltage output dcoupling point typical value from 0.5 VCC to 0.5 AVDD in VREF pin description Go
- Changed "latch enable" to "word clock" in LRCK pin description Go
- Added operating ambient temperature and junction temperature to Absolute Maximum Ratings tableGo
- Changed ground voltage differences range from "AGND, DGND" to "AGND to DGND" Go
- Changed storage temperature max value from 125°C to 150°CGo
- Changed CDM value from ±1500 V to ±750 VGo
- Changed "Operating junction temperature range" to "Operating ambient temperature, TA" in Recommended Operating Conditions tableGo
- Changed Thermal Characteristics table to Thermal Information tableGo
- Changed Electrical Characteristics: Primary PGA and ADC performance to include secondary ADC performance data, and deleted separate Electrical Characteristics: Secondary ADC Performance table Go
- Added new table note to clarify test condition at 32-dB PGA gainGo
- Added min value of 85 dB to input channel signal-to-noise ratio for 32 dBGo
- Changed input channel signal-to-noise ratio for 32 dB typical value from 93 dB to 90 dBGo
- Added min value of –76 dB to input channel THD+N, differential input for 32 dB Go
- Deleted "per input pin" and "out of phase" from full-scale voltage input parameter in Electrical CharacteristicsGo
- Changed input channel signal-to-noise ratio, single-ended input value for PCM1865 from 110 dB to 106 dB; differential conditions used previouslyGo
- Changed "Energysense Detection Threshold" to "Default Energysense Signal Detection Threshold" in Electrical Characteristics, Secondary ADC PerformanceGo
- Changed secondary ADC sampling rate from "same as audio sampling rate" to min of 8 kHz and max of 192 kHzGo
- Changed Electrical Characteristics, DC conditions from master to slave mode; system clock from 256 × fS to 512 x fSGo
- Changed POWER section of the Electrical Characteristics, DC; updated section structure for clarityGo
- Deleted all rows with XTAL as condition; not required for normal operationGo
- Deleted all rows with Powerdown; not a valid operating mode Go
- Changed AVDD current typ value for 2-channel, 3.3-V, active mode from 16 mA to 18 mAGo
- Changed Total power value for 2-channel, 3.3 V, sleep mode from 24 mW to 17.6 mWGo
- Changed DVDD current for 2-channel, 3.3 V, standby mode from 353 µA to 0.015 mAGo
- Changed Total power for 2-channel, 3.3 V, standby mode for software device from 0.59 mW to 0.64 mW Go
- DVDD current for 2-channel, 3.3 V and 1.8 V active mode typ value from 10 µA to 0.015 mAGo
- Changed Total power for 2-channel, 3.3 V and 1.8 V active mode from 68 mW to 69.2 mWGo
- Changed Total power for 4-channel, 3.3 V, active mode from 145 mW to 135.3 mW Go
- Changed Total power for 4-channel, 3.3 V and 1.8 V, active mode from 128 mW to 117.3 mWGo
- Deleted redundant text "Valid with recommended values on analog rails (AVDD, VREF, and so on)" from PSRRGo
- Changed "HPF frequency response" to "HPF –3-dB cutoff frequency" in Electrical Characteristics: Digital FilterGo
- Added maximum BCK frequency rows to Timing Requirements, External Clock tableGo
- Changed all FFT plot X axes from log scale to linear scaleGo
- Added Figure 7Go
- Changed Figure 9Go
- Deleted previous Figure 11 and Figure 12Go
- Added Figure 11Go
- Added Figure 13Go
- Added Figure 15Go
- Changed Overview section for clarityGo
- Deleted Terminology section; moved content to Overview sectionGo
- Added Feature Description section, and moved existing content hereGo
- Changed text in Analog Front End section for clarityGo
- Changed Mic Bias section; internal resistor is a terminating resistorGo
- Deleted Figure 21 and Figure 22 from Mic Bias sectionGo
- Added note stating that clocks are required to be running in order to change PGA in the Programmable Gain Amplifier sectionGo
- Added text to clarify digital PGA update use in Programmable Gain Amplifier sectionGo
- Changed note to clarify that the full scale moves to 4.2 VRMS when in differential mode at the end of the Programmable Gain Amplifier sectionGo
- Added new paragraph to end of Stereo PCM Sources sectionGo
- Changed Figure 33; clock tree updated and correctedGo
- Added new paragraph to target ADC, DSP1 and DSP2 clock rates in Device Clock Distribution and Generation sectionGo
- Changed Clock Configuration and Selection section; relevant to hardware-controlled devices onlyGo
- Added new paragraph regarding register MST_SCK_SRC to Clock Sources for Software-Controlled Devices sectionGo
- Added note ("In Master Mode on..") to Clock Sources for Software-Controlled Devices sectionGo
- Changed Table 7; updated descriptions for clarityGo
- Changed "CLK_DIV_MST_SCK" to "CLK_DIV_SCK_BCK" and "CLK_DIV_MST_BCK" to "CLK_DIV_BCK_LRCK" in Table 7Go
- Changed Figure 34; clock tree updated and correctedGo
- Added "Target Clock Rates for ADC, DSP#1 and DSP#2" sectionGo
- Changed Table 9; corrected PLL values by increasing P and R by 1, and corrected DSP1 clock divider valuesGo
- Changed Table 10; corrected PLL values by increasing P and R by 1, and corrected DSP1 clock divider valuesGo
- Changed Table 12; corrected PLL values by increasing P and R by 1, and corrected typo in DSP2 column titleGo
- Changed Table 13; corrected PLL values by increasing P and R by 1, and corrected typo in DSP2 column titleGo
- Added text "The clock tree must also be set..." to Software-Controlled Devices ADC Non-Audio MCK PLL Mode sectionGo
- Changed PLL condition for D = 0000 to show 1 MHz ≤ (PLLCKIN / P) ≤ 20 MHz and 1 ≤ J ≤ 63Go
- Changed PLL condition for D ≠ 0000 to show 6.667 MHz ≤ (PLLCLKIN / P) ≤ 20 MHz and 4 ≤ J ≤ 11Go
- Changed register numbers in Software-Controlled Devices Manual PLL Calculation section to align with the register numbers in Table 14Go
- Changed Clock Halt and Error section; clock error moved to Clocks section, and interrupt capability deletedGo
- Added Changing Clock Sources and Sample Rates sectionGo
- Changed Secondary ADC: Energysense and Analog Control section; energysense signal detection not available in active modeGo
- Changed text from "control signals up to 1.65 V" to "control signals up to 4.3 V" in the Secondary ADC Analog Input Range sectionGo
- Changed section title from "Secondary ADC DC Level Change Detection" to "Secondary ADC Controlsense DC Level Change Detection"Go
- Added text to the Secondary ADC Controlsense DC Level Change Detection section; controlsense is available in both active and sleep modesGo
- Added details to the Secondary ADC Controlsense DC Level Change Detection section regarding how to read simple 8-bit values from the secondary ADCGo
- Added new second paragraph to Energysense sectionGo
- Changed paragraph after Figure 38 in Energysense Signal Loss Flag section for clarityGo
- Changed Digital Decimation Filters section; clarified two different HPFs in the deviceGo
- Changed text to clarify digital PGA update use in Digital PGA sectionGo
- Changed Interrupt Controller section; deleted clock error as an interrupt sourceGo
- Changed text after Figure 44 in Interrupt Controller section; clarified INT pins all have same logic signalGo
- Added short description in the DIN Toggle Detection sectionGo
- Added Clearing Interrupts sectionGo
- Changed Digital Audio Output 2 Configuration section; DOUT2 not available in TDM mode, only for 4-ch devicesGo
- Added Time Division Multiplex (TDM Support) sectionGo
- Changed location of timing diagrams to Specifications section, and deleted Interface Timing sectionGo
- Changed text in Bypassing the Internal LDO to Reduce Power Consumption section to clarify TDM mode with 1.8-V IOVDD operationGo
- Added text "The I2C control port.." to the I2C Interface sectionGo
- Changed pin numbers in Table 22 from "15, 16, 14" to "23, 24, 25"Go
- Added Real World Software Configuration using EnergySense and Controlsense sectionGo
- Added more detail to Programming DSP Coefficients on Software-Controlled Devices section, and moved to new locationGo
- Added Dual PCM186x TDM Functionality sectionGo
- Added new paragraph to end of Analog Front-End Circuit For Single-Ended, Line-In Applications sectionGo
- Changed 1.8-V Support section; clarified that both IOVDD and LDO must be driven with 1.8 V in 1.8-V modeGo
- Added Brownout Conditions sectionGo
- Added test condition to step 3 in Power Up Sequence section; (PLL requires < 250 µs)Go
- Changed Layout section for clarity Go
- Deleted old Figure 67, PCM1865 EVM Signal Partitioning; redundant, and same information shown in Figure 74 Go
- Added Figure 75Go
- Changed "0xFF" to "0xFE" in last sentence of Register Map Description sectionGo
- Changed values for register 3, bits 6-0; changed from "RSV" to correct bit names Go
- Changed bits 4 and 3 from 1 and 0 to RSV, respectively, in register 27Go
- Changed register 44 (0x2C) from reserved ("RSV") to actual bit namesGo
- Changed registers 52 and 53 to registers 51 and 52, respectivelyGo
- Changed TX_WLEN bit option 00 description from "Reserved" to "32-bit" in Page 0, register 11Go
- Changed GPIO0_FUNC for 001 from "SPI MISO (Out:Default)" to "Digital MIC Input 0 (In)" and for 010 from "RESERVED" to "SPI MISO (Out)" in register 16Go
- Changed "DPGA" to "APGA" in description column for bits 3, 2, 1, and 0 in register 25Go
- Changed DIV_NUM default value in page 0, register 33 from "000 0001" to "000 0000"Go
- Changed names and descriptions of master mode clock dividers in registers 37, 38, and 39 for clarityGo
- Changed "Divider" to "Multiplier" in R[3:0] description for register 42Go
- Changed values for R[3:0] from 1, 1/2, 1/3, 1/4, and 1/16 to 1, 2, 3, 4, and 16, respectively Go
- Changed "Divider" to "Multiplier" in J[5:0] description for register 43 Go
- Changed "Divider" to "Multiplier" in D_LSB[7:0] description for register 44Go
- Changed "Divider" to "Multiplier" in D_MSB[5:0] description for register 45Go
- Changed register 52 to register 51Go
- Changed register 53 to register 52Go
- Changed bit 3 from CLKERR to RSV in register 96Go
- Deleted bit 3 from CLKERR to RSV in register 97Go
- Changed default values in page 1: register 1 for bits 4, 2, 1, and 0 from "1" to "0", and updated descriptions for clarityGo
Changes from B Revision (March 2014) to C Revision
- Added 注文情報の付録に表の注をGo
- Deleted 「製品情報」表の型番からパッケージ指定子をGo
- Changed 「-1dBFS時のTHD+N」を「-1dBFS時の差動入力THD+N」にGo
- Corrected pin numbers in Pin Description tableGo
- Corrected pin numbers in Pin Description table - pin 11 is LDO and pin 12 is DGNDGo
- Changed Energysense Accuracy typ from 1dB to 3dBGo
- Changed Secondary ADC Accuracy from 10 bits to 12 bits Go
- Added Parameter Measurement Information section Go
- Added default values for reserved registersGo
Changes from A Revision (March 2014) to B Revision
- Added PCM1861のシステム例の図Go
- Changed 代表的特性の表Go
- Updated Page 3 and Page 253 registers Go
Changes from * Revision (March 2014) to A Revision
- Changed 事前情報から量産データのステータスにGo