JAJSIV0B
June 2009 – March 2020
PGA280
PRODUCTION DATA.
1
特長
2
アプリケーション
3
概要
Device Images
代表的なアプリケーション
4
改訂履歴
5
概要(続き)
6
Pin Configuration and Functions
Pin Functions
7
Specifications
7.1
Absolute Maximum Ratings
7.2
Electrical Characteristics
7.3
Timing Requirements: Serial Interface
7.4
Typical Characteristics
8
Detailed Description
8.1
Overview
8.2
Functional Block Diagram
8.3
Feature Description
8.3.1
Functional Blocks
8.3.1.1
Input Switch Network
8.3.1.2
Input Amplifier, Gain Network, and Buffer
8.3.1.3
Current Buffer
8.3.1.4
Input Protection
8.3.1.5
EMI Susceptibility
8.3.1.6
Output Stage
8.3.1.7
Output Filter
8.3.1.8
Single-Ended Output
8.3.1.9
Error Detection
8.3.2
Error Indicators
8.3.2.1
Input Clamp Conduction (ICAerr)
8.3.2.2
Input Overvoltage (IOVerr)
8.3.2.3
Gain Network Overload (GAINerr)
8.3.2.4
Output Amplifier (OUTerr)
8.3.2.5
CheckSum Error (CRCerr)
8.4
Device Functional Modes
8.4.1
GPIO Operation Mode
8.4.1.1
CS Mode
8.5
Programming
8.5.1
SPI and Register Description
8.5.2
Command Structure and Register Overview
8.5.2.1
Command Byte
8.5.2.2
Extended CS
8.5.2.2.1
SPI Timing Diagrams (Read and Write)
8.5.2.2.2
GPIO Pin Reference
8.5.2.2.3
Checksum
8.5.3
GPIO Configuration
8.5.4
Buffer Timing
8.6
Register Map
8.6.1
Register 0: Gain and External MUX Address (address = 00h) [reset = 0000 0000b]
8.6.2
Register 1: Software Reset Register (address = 01h) [reset = 0000 0000b]
8.6.3
Register 2: SPI: MODE Selection to GPIO-Pin (address = 02h) [reset = 0000 0000b]
8.6.4
Register 3: BUF Timeout Register (address = 03h) [reset = 0001 1001b]
8.6.5
Register 4: Error Register (address = 04h) [reset = 0000 0000b]
8.6.6
Register 5: GPIO Register (address = 05h) [reset = 0000 0000b]
8.6.7
Register 6: Input Switch Control Register 1 (address = 06h) [reset = 0110 0000b]
8.6.8
Register 7: Input Switch Control Register 2 (address =07h ) [reset = 0000 0000b]
8.6.9
Register 8: GPIO Configuration Register (address = 08h) [reset = 0000 0000b]
8.6.10
Register 9: CS Configuration Mode Register (address = 09h) [reset = 0000 0000b]
8.6.11
Register 10: Configuration Register 1 (address = 0Ah) [reset = 0000 0000b]
8.6.12
Register 11: Configuration Register 2 (address = 0Bh) [reset = 0001 0000b]
8.6.13
Register 12: Special Functions Register (address = 0Ch) [reset = 0000 0000b]
9
Application and Implementation
9.1
Application Information
9.1.1
External Clock Synchronization
9.1.2
Quiescent Current
9.1.3
Settling Time
9.1.4
Overload Recovery
10
Power Supply Recommendations
11
デバイスおよびドキュメントのサポート
11.1
ドキュメントの更新通知を受け取る方法
11.2
サポート・リソース
11.3
商標
11.4
静電気放電に関する注意事項
11.5
Glossary
12
メカニカル、パッケージ、および注文情報
パッケージ・オプション
メカニカル・データ(パッケージ|ピン)
PW|24
MPDS363A
サーマルパッド・メカニカル・データ
発注情報
jajsiv0b_oa
jajsiv0b_pm
8.2
Functional Block Diagram