SPNS177D September 2011 – June 2015 RM48L952
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
Texas Instruments (TI) offers an extensive line of development tools for the TMS570LSxRM48Lx family of MCUs, including tools to evaluate the performance of the processors, generate code, develop algorithm implementations, and fully integrate and debug software and hardware modules.
The following products support development:
Software Development Tools
Hardware Development Tools
For a complete listing of development-support tools, visit the Texas Instruments website at www.ti.com.
To designate the stages in the product development cycle, TI assigns prefixes to the part numbers of all MCU devices. Each MCU commercial family member has one of three prefixes: X, P, or NULL [blank] (for example, xRM48L952). These prefixes represent evolutionary stages of product development from engineering prototypes (X) through fully qualified production devices (NULL[blank]).
Device development evolutionary flow:
X and P devices are shipped against the following disclaimer:
"Developmental product is intended for internal evaluation purposes."
Production devices have been characterized fully, and the quality and reliability of the device have been demonstrated fully. TI's standard warranty applies.
Predictions show that prototype devices (X or P) have a greater failure rate than the standard production devices. Texas Instruments recommends that these devices not be used in any production system because their expected end-use failure rate still is undefined. Only qualified production devices are to be used.
Figure 8-1 shows the numbering and symbol nomenclature for the RM48L952.
For additional information on the device nomenclature markings, see the device-specific silicon errata document listed in Section 8.2.1, Related Documentation from Texas Instruments.
The following documents describe the RM48L952 microcontroller.
The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.
Code Composer Studio, XDS510, XDS560, E2E are trademarks of Texas Instruments.
ARM, Cortex are registered trademarks of ARM Limited (or its subsidiaries) in the EU and.
CoreSight is a trademark of ARM Limited.
All other trademarks are the property of their respective owners.
This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.
ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.
SLYZ022 — TI Glossary.
This glossary lists and explains terms, acronyms, and definitions.
The device identification code register identifies several aspects of the device including the silicon version. The details of the device identification code register are shown in Table 8-1. The device identification code register value for this device is:
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
CP-15 | UNIQUE ID | TECH |
R-1 | R-00000000010101 | R-0 |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
TECH | I/O VOLTAGE | PERIPH PARITY | FLASH ECC | RAM ECC | VERSION | 1 | 0 | 1 |
R-101 | R-0 | R-1 | R-10 | R-1 | R-00000 | R-1 | R-0 | R-1 |
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset |
BIT | FIELD | VALUE | DESCRIPTION |
---|---|---|---|
31 | CP15 | Indicates the presence of coprocessor 15 | |
1 | CP15 present | ||
30-17 | UNIQUE ID | 10101 |
Silicon version (revision) bits. This bit field holds a unique number for a dedicated device configuration (die). |
16-13 | TECH | Process technology on which the device is manufactured. | |
0101 | F021 | ||
12 | I/O VOLTAGE | I/O voltage of the device. | |
0 | I/O are 3.3 V | ||
11 | PERIPHERAL PARITY | Peripheral Parity | |
1 | Parity on peripheral memories | ||
10-9 | FLASH ECC | Flash ECC | |
10 | Program memory with ECC | ||
8 | RAM ECC | Indicates if RAM memory ECC is present. | |
1 | ECC implemented | ||
7-3 | REVISION | Revision of the device. | |
2-0 | 101 | The platform family ID is always 0b101 |
The two die ID registers at addresses 0xFFFFFF7C and 0xFFFFFF80 form a 64-bit die ID with the information as shown in Table 8-2.
The following communications modules have received certification of adherence to a standard.