JAJSQ80C september 2013 – october 2020 SN65DSI86
PRODUCTION DATA
SN65DSI86 supports the training and compliance patterns mentioned in Table 8-15. The value of ML_TX_MODE register controls what pattern will be transmitted.
PATTERN | [DP] SECTION |
---|---|
IDLE | 5.1.3.1 |
TPS1 | Table 3-16 and 2.9.3.6.1 |
TPS2 | Table 3-16 |
TPS3 | Table 3-16 |
PRBS7 | Table 2-75 address 0x00102. |
HBR2 Compliance Eye(1) | 2.9.3.6.5 |
Symbol Error Rate Measurement(1) | 2.9.3.6.2 and 2.10.4 |
80 bit Customer Pattern | 2.9.3.6.4 |