JAJSKZ3B December 2021 – December 2023 SN75LVPE5421
PRODUCTION DATA
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
MIN | NOM | MAX | UNIT | |||
---|---|---|---|---|---|---|
VCC | Supply voltage, VCC to GND | DC plus AC power should not exceed these limits | 3.0 | 3.3 | 3.6 | V |
NVCC | Supply noise tolerance | DC to <50 Hz, sinusoidal1 | 250 | mVpp | ||
50 Hz to 500 kHz, sinusoidal1 | 100 | mVpp | ||||
500 kHz to 2.5MHz, sinusoidal1 | 33 | mVpp | ||||
Supply noise, >2.5MHz, sinusoidal1 | 10 | mVpp | ||||
TRampVCC | VCC supply ramp time | From 0V to 3.0V | 0.150 | 100 | ms | |
TJ | Operating junction temperature | –40 | 115 | °C | ||
TA | Operating ambient temperature | –40 | 85 | °C | ||
PWLVCMOS | Minimum pulse width required for the device to detect a valid signal on LVCMOS inputs | PD and SEL | 200 | μs | ||
VCCSMBUS | SMBus/I2C SDA and SCL open drain termination voltage | Supply voltage for open drain pull-up resistor | 3.6 | V | ||
FSMBus | SMBus/I2C clock (SCL) frequency in SMBus secondary mode | 10 | 400 | kHz | ||
VIDLAUNCH | Source differential launch amplitude | 800 | 1200 | mVpp | ||
DR | Data rate | 1 | 32 | Gbps |