JAJSVL7
November 2024
TAA3020
PRODUCTION DATA
1
1
特長
2
アプリケーション
3
概要
4
Pin Configuration and Functions
5
Specifications
5.1
Absolute Maximum Ratings
5.2
ESD Ratings
5.3
Recommended Operating Conditions
5.4
Thermal Information
5.5
Electrical Characteristics
5.6
Timing Requirements: I2C Interface
5.7
Switching Characteristics: I2C Interface
5.8
Timing Requirements: TDM, I2S or LJ Interface
5.9
Switching Characteristics: TDM, I2S or LJ Interface
5.10
Timing Requirements: PDM Digital Microphone Interface
5.11
Switching Characteristics: PDM Digial Microphone Interface
5.12
Timing Diagrams
6
Detailed Description
6.1
Overview
6.2
Functional Block Diagram
6.3
Feature Description
6.3.1
Serial Interfaces
6.3.1.1
Control Serial Interfaces
6.3.1.2
Audio Serial Interfaces
6.3.1.2.1
Time Division Multiplexed Audio (TDM) Interface
6.3.1.2.2
Inter IC Sound (I2S) Interface
6.3.1.2.3
Left-Justified (LJ) Interface
6.3.1.3
Using Multiple Devices With Shared Buses
6.3.2
Phase-Locked Loop (PLL) and Clock Generation
6.3.3
Input Channel Configurations
6.3.4
Reference Voltage
6.3.5
Programmable Microphone Bias
6.3.6
Signal-Chain Processing
6.3.6.1
Programmable Channel Gain and Digital Volume Control
6.3.6.2
Programmable Channel Gain Calibration
6.3.6.3
Programmable Channel Phase Calibration
6.3.6.4
Programmable Digital High-Pass Filter
6.3.6.5
Programmable Digital Biquad Filters
6.3.6.6
Programmable Channel Summer and Digital Mixer
6.3.6.7
Configurable Digital Decimation Filters
6.3.6.7.1
Linear Phase Filters
6.3.6.7.1.1
Sampling Rate: 7.35 kHz to 8 kHz
6.3.6.7.1.2
Sampling Rate: 14.7 kHz to 16 kHz
6.3.6.7.1.3
Sampling Rate: 22.05 kHz to 24 kHz
6.3.6.7.1.4
Sampling Rate: 29.4 kHz to 32 kHz
6.3.6.7.1.5
Sampling Rate: 44.1 kHz to 48 kHz
6.3.6.7.1.6
Sampling Rate: 88.2 kHz to 96 kHz
6.3.6.7.1.7
Sampling Rate: 176.4 kHz to 192 kHz
6.3.6.7.1.8
Sampling Rate: 352.8 kHz to 384 kHz
6.3.6.7.1.9
Sampling Rate: 705.6 kHz to 768 kHz
6.3.6.7.2
Low-Latency Filters
6.3.6.7.2.1
Sampling Rate: 14.7 kHz to 16 kHz
6.3.6.7.2.2
Sampling Rate: 22.05 kHz to 24 kHz
6.3.6.7.2.3
Sampling Rate: 29.4 kHz to 32 kHz
6.3.6.7.2.4
Sampling Rate: 44.1 kHz to 48 kHz
6.3.6.7.2.5
Sampling Rate: 88.2 kHz to 96 kHz
6.3.6.7.2.6
Sampling Rate: 176.4 kHz to 192 kHz
6.3.6.7.3
Ultra-Low Latency Filters
6.3.6.7.3.1
Sampling Rate: 14.7 kHz to 16 kHz
6.3.6.7.3.2
Sampling Rate: 22.05 kHz to 24 kHz
6.3.6.7.3.3
Sampling Rate: 29.4 kHz to 32 kHz
6.3.6.7.3.4
Sampling Rate: 44.1 kHz to 48 kHz
6.3.6.7.3.5
Sampling Rate: 88.2 kHz to 96 kHz
6.3.6.7.3.6
Sampling Rate: 176.4 kHz to 192 kHz
6.3.6.7.3.7
Sampling Rate: 352.8 kHz to 384 kHz
6.3.7
Automatic Gain Controller (AGC)
6.3.8
Voice Activity Detection (VAD)
6.3.9
Digital PDM Microphone Record Channel
6.3.10
Interrupts, Status, and Digital I/O Pin Multiplexing
6.4
Device Functional Modes
6.4.1
Sleep Mode or Software Shutdown
6.4.2
Active Mode
6.4.3
Software Reset
6.5
Programming
6.5.1
Control Serial Interfaces
6.5.1.1
I2C Control Interface
6.5.1.1.1
General I2C Operation
6.5.1.1.1.1
I2C Single-Byte and Multiple-Byte Transfers
6.5.1.1.1.1.1
I2C Single-Byte Write
6.5.1.1.1.1.2
I2C Multiple-Byte Write
6.5.1.1.1.1.3
I2C Single-Byte Read
6.5.1.1.1.1.4
I2C Multiple-Byte Read
7
Register Maps
7.1
Device Configuration Registers
7.2
Page_0 Registers
7.3
Page_1 Registers
7.4
Programmable Coefficient Registers
7.4.1
Programmable Coefficient Registers: Page 2
7.4.2
Programmable Coefficient Registers: Page 3
7.4.3
Programmable Coefficient Registers: Page 4
8
Application and Implementation
8.1
Application Information
8.2
Typical Applications
8.2.1
Two-Channel Analog Microphone Recording
8.2.1.1
Design Requirements
8.2.1.2
Detailed Design Procedure
8.2.1.2.1
Example Device Register Configuration Script for EVM Setup
8.2.2
Four-Channel Digital PDM Microphone Recording
8.2.2.1
Design Requirements
8.2.2.2
Detailed Design Procedure
8.2.2.2.1
Example Device Register Configuration Script for EVM Setup
8.3
What to Do and What Not to Do
8.4
Power Supply Recommendations
8.5
Layout
8.5.1
Layout Guidelines
8.5.2
Layout Example
9
Device and Documentation Support
9.1
Documentation Support
9.2
ドキュメントの更新通知を受け取る方法
9.3
サポート・リソース
9.4
Trademarks
9.5
静電気放電に関する注意事項
9.6
用語集
10
Revision History
11
Mechanical, Packaging, and Orderable Information
11.1
Package Option Addendum
11.2
Tape and Reel Information
パッケージ・オプション
メカニカル・データ(パッケージ|ピン)
RTE|20
MPQF596
サーマルパッド・メカニカル・データ
発注情報
jajsvl7_oa
5.7
Switching Characteristics: I
2
C Interface
at T
A
= 25°C, IOVDD = 3.3 V or 1.8 V (unless otherwise noted); see
Figure 5-1
for timing diagram
PARAMETER
TEST CONDITIONS
MIN
TYP
MAX
UNIT
t
d(SDA)
SCL to SDA delay
Standard-mode
250
1250
ns
Fast-mode
250
850
Fast-mode plus
400