JAJSNP2A December 2023 – October 2024 TAD5142
PRODUCTION DATA
MIN | NOM | MAX | UNIT | |||
---|---|---|---|---|---|---|
POWER | ||||||
AVDD(1) | Analog supply voltage to VSS (thermal pad) - AVDD 3.3V operation | 3.0 | 3.3 | 3.6 | V | |
Analog supply voltage to VSS (thermal pad) - AVDD 1.8V operation | 1.65 | 1.8 | 1.95 | |||
IOVDD | IO supply voltage to VSS (thermal pad) - IOVDD 3.3V operation | 3.0 | 3.3 | 3.6 | V | |
IO supply voltage to VSS (thermal pad) - IOVDD 1.8V operation | 1.65 | 1.8 | 1.95 | |||
INPUTS | ||||||
IO | Digital input pins (MD1 to MD6) voltage to VSS (thermal pad) | 0 | IOVDD | V | ||
MD0 | MD0 pin w.r.t VSS (thermal pad) | 0 | AVDD | V | ||
TEMPERATURE | ||||||
TA | Operating ambient temperature | –40 | 125 | °C | ||
OTHERS | ||||||
CCLK | MD3 controller mode clock frequency (CCLK) - IOVDD 3.3V operation | 36.864(2) | MHz | |||
MD3 controller mode clock frequency (CCLK) - IOVDD 1.8V operation | 24.576(2) | |||||
CL | Digital output load capacitance | 20 | 50 | pF |