JAJSCN2B November 2016 – February 2019 TAS2557
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
Sticky register used to indicate the source of an interrupt trigger. Register is cleared once read.
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
Reserved | Reserved | Reserved | Reserved | INT_CLK1 | INT_CLK2 | Reserved | Reserved |
R-0h | R-0h | R-0h | R-0h | R-0h | R-0h | R-0h | R-0h |
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
7 | Reserved | R | 0h | Reserved |
6 | Reserved | R | 0h | Reserved |
5 | Reserved | R | 0h | Reserved |
4 | Reserved | R | 0h | Reserved |
3 | INT_CLK1 | R | 0h | Sticky bit indicating that clock error 1 condition
0 = did not occurred since last read 1 = occurred since last read |
2 | INT_CLK2 | R | 0h | Sticky bit indicating that the clock error 2 condition
0 = did not occurred since last read 1 = occurred since last read |
1 | Reserved | R | 0h | Reserved |
0 | Reserved | R | 0h | Reserved |