JAJSEN9E october 2017 – july 2023 TAS2770
PRODUCTION DATA
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
INT_LTCH[23] | INT_LTCH[22] | INT_LTCH[21] | INT_LTCH[20] | INT_LTCH[19] | INT_LTCH[18] | INT_LTCH[17] | INT_LTCH[16] |
R-0h | R-0h | R-0h | R-0h | R-0h | R-0h | R-0h | R-0h |
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
7 | INT_LTCH[23] | R | 0h | Interrupt due to clock halt flag (read to clear) 0b = No interrupt 1b = Interrupt |
6 | INT_LTCH[22] | R | 0h | Interrupt due to DMA Request to DSP lost flag (read to clear) 0b = No interrupt 1b = Interrupt |
5 | INT_LTCH[21] | R | 0h | Interrupt due to Auto Trim converged status (read to clear) 0b = No interrupt 1b = Interrupt |
4 | INT_LTCH[20] | R | 0h | Interrupt due to Class D Clamp status flag (read to clear) 0b = No interrupt 1b = Interrupt |
3 | INT_LTCH[19] | R | 0h | Interrupt due to HIGH SIDE OC flag (read to clear). 0b = No interrupt 1b = Interrupt |
2 | INT_LTCH[18] | R | 0h | Interrupt due to LOW SIDE OC flag (read to clear). 0b = No interrupt 1b = Interrupt |
1 | INT_LTCH[17] | R | 1h | Interrupt due to LDO 5 V PG flag (read to clear). 0b = No interrupt 1b = Interrupt |
0 | INT_LTCH[16] | R | 0h | Interrupt due to LDO 5 V OL (read to clear). 0b = No interrupt 1b = Interrupt |