JAJSEN9E october 2017 – july 2023 TAS2770
PRODUCTION DATA
Latched interrupt readback.
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
INT_LTCH[7] | INT_LTCH[6] | INT_LTCH[5] | INT_LTCH[4] | INT_LTCH[3] | INT_LTCH[2] | INT_LTCH[1] | INT_LTCH[0] |
R-0h | R-0h | R-0h | R-0h | R-0h | R-0h | R-0h | R-0h |
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
7 | INT_LTCH[7] | R | 0h | Interrupt due to limiter mute (read to clear). 0b = No interrupt 1b = Interrupt |
6 | INT_LTCH[6] | R | 0h | Interrupt due to limiter infinite hold (read to clear). 0b = No interrupt 1b = Interrupt |
5 | INT_LTCH[5] | R | 0h | Interrupt due to limiter max attenuation (read to clear). 0b = No interrupt 1b = Interrupt |
4 | INT_LTCH[4] | R | 0h | Interrupt due to VBAT < limiter inflection point (read to clear). 0b = No interrupt 1b = Interrupt |
3 | INT_LTCH[3] | R | 0h | Interrupt due to limiter active (read to clear). 0b = No interrupt 1b = Interrupt |
2 | INT_LTCH[2] | R | 0h | Interrupt due to TDM clock error (read to clear). 0b = No interrupt 1b = Interrupt |
1 | INT_LTCH[1] | R | 0h | Interrupt due to over current error (read to clear). 0b = No interrupt 1b = Interrupt |
0 | INT_LTCH[0] | R | 0h | Interrupt due to over temp error (read to clear). 0b = No interrupt 1b = Interrupt |