JAJSFI3A May 2018 – November 2018 TAS3251
PRODUCTION DATA.
MIN | TYP | MAX | UNIT | |||
---|---|---|---|---|---|---|
PVDD_X | Half-bridge supply | DC supply voltage | 12 | 36 | 38 | V |
GVDD_X | Supply for logic regulators and gate-drive circuitry | DC supply voltage | 10.8 | 12 | 13.2 | V |
VDD | Digital regulator supply voltage | DC supply voltage | 10.8 | 12 | 13.2 | V |
DAC_AVDD | Power supply for DAC internal analog circuitry. | DC supply voltage | 2.9 | 3.3 | 3.63 | V |
DAC_DVDD(1) | DAC digital power supply and power supply for charge pump | DC supply voltage | 2.9 | 3.3 | 3.63 | V |
RL(BTL) | Load impedance | Output filter inductance within recommended value range | 2.7 | 4 | Ω | |
RL(PBTL) | 1.6 | 2 | ||||
LOUT(BTL) | Output filter inductance | Minimum output inductance at IOC | 5 | μH | ||
LOUT(PBTL) | 5 | |||||
FPWM | PWM frame resistor tolerance selectable for AM interference avoidance; 1% Resistor tolerance | Nominal | 575 | 600 | 625 | kHz |
AM1 | 475 | 500 | 525 | |||
AM2 | 430 | 450 | 470 | |||
R(FREQ_ADJ) | PWM frame rate programming resistor | Nominal; Master mode | 9.9 | 10 | 10.1 | kΩ |
AM1; Master mode | 19.8 | 20 | 20.2 | |||
AM2; Master mode | 29.7 | 30 | 30.3 | |||
CPVDD | PVDD close decoupling capacitors | 1.0 | μF | |||
ROC | Over-current programming resistor | Resistor tolerance = 5% | 22 | 30 | kΩ | |
ROC(LATCHED) | Over-current programming resistor | Resistor tolerance = 5% | 47 | 64 | kΩ | |
V(FREQ_ADJ) | Voltage on FREQ_ADJ pin for slave mode operation | Slave mode | 3.3 | V | ||
VIH(DigIn) | Input logic high for DAC_DVDD referenced digital inputs(1)(2) | 0.9 × VDAC_DVDD | VDAC_DVDD | V | ||
VIL(DigIn) | Input logic low for DAC_DVDD referenced digital inputs(1)(3) | VDAC_DVDD | 0 | 0.1 × VDAC_DVDD | V | |
TJ | Junction temperature | 0 | 125 | °C |