JAJSE48C August 2017 – April 2018 TAS5755M
PRODUCTION DATA.
MIN | NOM | MAX | UNIT | |||
---|---|---|---|---|---|---|
fSCLKIN | Frequency, SCLK 32 × fS, 48 × fS, 64 × fS | CL = 30 pF | 1.024 | 12.288 | MHz | |
tsu1 | Setup time, LRCLK to SCLK rising edge | 10 | ns | |||
th1 | Hold time, LRCLK from SCLK rising edge | 10 | ns | |||
tsu2 | Setup time, SDIN to SCLK rising edge | 10 | ns | |||
th2 | Hold time, SDIN from SCLK rising edge | 10 | ns | |||
LRCLK frequency | 8 | 48 | 48 | kHz | ||
SCLK duty cycle | 40% | 50% | 60% | |||
LRCLK duty cycle | 40% | 50% | 60% | |||
SCLK rising edges between LRCLK rising edges | 32 | 64 | SCLK edges | |||
t(edge) | LRCLK clock edge with respect to the falling edge of SCLK | –1/4 | 1/4 | SCLK period | ||
tr/tf | Rise/fall time for SCLK/LRCLK | 8 | ns |