JAJSI51A May   2019  – January 2023 TAS5825P

PRODUCTION DATA  

  1. 特長
  2. アプリケーション
  3. 概要
  4. Revision History
  5. Device Comparison Table
  6. Pin Configuration and Functions
  7. Specifications
    1. 7.1 Absolute Maximum Ratings
    2. 7.2 ESD Ratings
    3. 7.3 Recommended Operating Conditions
    4. 7.4 Thermal Information
    5. 7.5 Electrical Characteristics
    6. 7.6 Timing Requirements
    7. 7.7 Typical Characteristics
      1. 7.7.1 Bridge Tied Load (BTL) Configuration Curves with Hybrid Modulation
      2. 7.7.2 Parallel Bridge Tied Load (PBTL) Configuration With Hybrid Modulation
      3. 7.7.3 Bridge Tied Load (BTL) Configuration Curves with BD Modulation
      4. 7.7.4 Parallel Bridge Tied Load (PBTL) Configuration With BD Modulation
  8. Parameter Measurement Information
  9. Detailed Description
    1. 9.1 Overview
    2. 9.2 Functional Block Diagram
    3. 9.3 Feature Description
      1. 9.3.1 Power Supplies
      2. 9.3.2 Device Clocking
      3. 9.3.3 Serial Audio Port – Clock Rates
      4. 9.3.4 Clock Halt Auto-Recovery
      5. 9.3.5 Sample Rate on the Fly Change
      6. 9.3.6 Serial Audio Port - Data Formats and Bit Depths
      7. 9.3.7 Digital Audio Processing
      8. 9.3.8 Class-D Audio Amplifier
        1. 9.3.8.1 Speaker Amplifier Gain Select
        2. 9.3.8.2 Class D Loop Bandwidth and Switching Frequency Setting
    4. 9.4 Device Functional Modes
      1. 9.4.1 Software Control
      2. 9.4.2 Speaker Amplifier Operating Modes
        1. 9.4.2.1 BTL Mode
        2. 9.4.2.2 PBTL Mode
      3. 9.4.3 Low EMI Modes
        1. 9.4.3.1 Spread Spectrum
        2. 9.4.3.2 Channel to Channel Phase Shift
        3. 9.4.3.3 Multi-Devices PWM Phase Synchronization
          1. 9.4.3.3.1 Phase Synchronization With I2S Clock In Startup Phase
          2. 9.4.3.3.2 Phase Synchronization With GPIO
      4. 9.4.4 Thermal Foldback
      5. 9.4.5 Device State Control
      6. 9.4.6 Device Modulation
        1. 9.4.6.1 BD Modulation
        2. 9.4.6.2 1SPW Modulation
        3. 9.4.6.3 Hybrid Modulation
    5. 9.5 Programming and Control
      1. 9.5.1 I2 C Serial Communication Bus
      2. 9.5.2 I2 C Peripheral Address
        1. 9.5.2.1 Random Write
        2. 9.5.2.2 Sequential Write
        3. 9.5.2.3 Random Read
        4. 9.5.2.4 Sequential Read
        5. 9.5.2.5 DSP Memory Book, Page and BQ update
        6. 9.5.2.6 Checksum
          1. 9.5.2.6.1 Cyclic Redundancy Check (CRC) Checksum
          2. 9.5.2.6.2 Exclusive or (XOR) Checksum
      3. 9.5.3 Control via Software
        1. 9.5.3.1 Startup Procedures
        2. 9.5.3.2 Shutdown Procedures
        3. 9.5.3.3 Protection and Monitoring
          1. 9.5.3.3.1 Overcurrent Limit (Cycle-By-Cycle)
          2. 9.5.3.3.2 Overcurrent Shutdown (OCSD)
          3. 9.5.3.3.3 DC Detect
    6. 9.6 Register Maps
      1. 9.6.1 CONTROL PORT Registers
  10. 10Application and Implementation
    1. 10.1 Application Information
      1. 10.1.1 Bootstrap Capacitors
      2. 10.1.2 Inductor Selections
      3. 10.1.3 Power Supply Decoupling
      4. 10.1.4 Output EMI Filtering
    2. 10.2 Typical Applications
      1. 10.2.1 2.0 (Stereo BTL) System
      2. 10.2.2 79
      3. 10.2.3 Design Requirements
      4. 10.2.4 Detailed Design procedures
        1. 10.2.4.1 Step One: Hardware Integration
        2. 10.2.4.2 Step Two: Hardware Integration
        3. 10.2.4.3 Step Three: Software Integration
      5. 10.2.5 Application Curves
      6. 10.2.6 MONO (PBTL) Systems
      7. 10.2.7 Application Curves
    3. 10.3 Power Supply Recommendations
      1. 10.3.1 DVDD Supply
      2. 10.3.2 PVDD Supply
    4. 10.4 Layout
      1. 10.4.1 Layout Guidelines
        1. 10.4.1.1 General Guidelines for Audio Amplifiers
        2. 10.4.1.2 Importance of PVDD Bypass Capacitor Placement on PVDD Network
        3. 10.4.1.3 Optimizing Thermal Performance
          1. 10.4.1.3.1 Device, Copper, and Component Layout
          2. 10.4.1.3.2 Stencil Pattern
            1. 10.4.1.3.2.1 PCB footprint and Via Arrangement
            2. 10.4.1.3.2.2 Solder Stencil
      2. 10.4.2 Layout Example
  11. 11Device and Documentation Support
    1. 11.1 Device Support
      1. 11.1.1 Device Nomenclature
      2. 11.1.2 Development Support
    2. 11.2 Receiving Notification of Documentation Updates
    3. 11.3 サポート・リソース
    4. 11.4 Trademarks
    5. 11.5 静電気放電に関する注意事項
    6. 11.6 用語集
  12. 12Mechanical, Packaging, and Orderable Information

パッケージ・オプション

メカニカル・データ(パッケージ|ピン)
サーマルパッド・メカニカル・データ
発注情報

Bridge Tied Load (BTL) Configuration Curves with BD Modulation

Free-air room temperature 25°C (unless otherwise noted) Measurements were made using TAS5825PEVM board and Audio Precision System 2722 with Analog Analyzer filter set to 20-kHz brickwall filter. All measurements taken with audio frequency set to 1 kHz and device PWM frequency set to 768 kHz, the LC filter used was 4.7μH / 0.68 μF, unless otherwise noted.

GUID-C2E0B612-84AD-4A14-83B7-EE80DE860F3C-low.gif
BD Modulation PO = 1W
FSW = 768 kHz Load = 2 Ω, 4 Ω BTL Mode
Figure 7-41 THD+N vs Frequency-BTL
GUID-7743035C-201F-4389-A1F0-33B77DC2FA22-low.gif
BD Modulation PO = 1W, 2.5W
FSW = 768 kHz Load = 6 Ω BTL Mode
Figure 7-43 THD+N vs Frequency-BTL
GUID-021D6359-F58E-4647-9386-6A178E6F479F-low.gif
BD Modulation PO = 1W,2.5W,5W
FSW = 768 kHz Load = 4 Ω BTL Mode
Figure 7-45 THD+N vs Frequency-BTL
GUID-67FD99DB-AC2D-4FD2-B3B2-38615E91ECAB-low.gif
BD Modulation PO = 1W,2.5W,5W
FSW = 768 kHz Load = 8 Ω BTL Mode
Figure 7-47 THD+N vs Frequency-BTL
GUID-F62685B5-1B72-41C7-A637-02699940767B-low.gif
BD Modulation PO = 1W,2.5W 5W
FSW = 768 kHz Load = 6 Ω BTL Mode
Figure 7-49 THD+N vs Frequency-BTL
GUID-345C54FF-4BF4-401B-AA92-C67702F74D8E-low.gif
BD Modulation PO = 1W,2.5W,5W
FSW = 768 kHz Load = 4 Ω BTL Mode
Figure 7-51 THD+N vs Frequency-BTL
GUID-1AF352A6-F769-44DA-8EC8-E6600E338646-low.gif
BD Modulation PO = 1W,2.5W,5W
FSW = 768 kHz Load = 8 Ω BTL Mode
Figure 7-53 THD+N vs Frequency-BTL
GUID-8EDEBDCD-8EE9-4CBF-A7CF-CB48C5EDC48C-low.gif
BD Modulation
FSW = 768 kHz Load = 4 Ω, 6 Ω, 8 Ω BTL Mode
Figure 7-55 THD+N vs Output Power-BTL
GUID-D7908778-F619-4C02-B177-E439409ABB4F-low.gif
BD Modulation 1 Channel Run
FSW = 768 kHz Load = 4 Ω, 6 Ω BTL Mode
Figure 7-57 THD+N vs Output Power-BTL
GUID-2C15FB27-084D-4F1B-BAC0-0CD8ACC6C59C-low.gif
BD Modulation 1 Channel Run
FSW = 768 kHz Load = 4 Ω, 6 Ω BTL Mode
Figure 7-59 THD+N vs Output Power-BTL
GUID-7C9E8780-AE7F-406C-9F79-092A3D12A90E-low.gif
Dashed lines represent thermally limited region.
BD Modulation
FSW = 768 kHz Load = 6 Ω BTL Mode
Figure 7-61 Output Power vs Supply Voltage
GUID-44FA3E93-E536-45EC-A809-98C54A892347-low.gif
BD Modulation
FSW = 768 kHz Load = 6 Ω BTL Mode
Figure 7-63 Idle Channel Noise vs Supply Voltage
GUID-A3CBFC38-353A-4733-B2FD-F55A17067B78-low.gif
PVDD=12V BD Modulation
FSW = 768 kHz Load = 6 Ω BTL Mode
Figure 7-65 Crosstalk
GUID-50F2E199-782B-4050-84D2-8E704C8357DF-low.gif
BD Modulation
FSW = 768 kHz Load = 6 Ω BTL Mode
Figure 7-67 Efficiency vs Output Power
GUID-2749E82F-2659-4AE1-9A27-B516CF1E2FF4-low.gif
BD Modulation
FSW = 384 kHz Load=4Ω, BTL 5 V Battery Input approximately 5 V – 16 V Boost Default PPC3 Setting (-5.5 dB AGAIN)
Figure 7-69 EVM Efficiency Comparison ON/OFF Hybrid-Pro
GUID-DAD87C53-983C-4E99-A5C6-D43E89A1570C-low.gif
BD Modulation
FSW = 384 kHz Load=8Ω, BTL 5 V Battery Input approximately 5 V – 16 V Boost Default PPC3 Setting (-5.5 dB AGAIN)
Figure 7-71 EVM Efficiency Comparison ON/OFF Hybrid-Pro
GUID-5F367A8F-3E60-416E-A438-125F5E19840F-low.gif
BD Modulation PO = 1W, 2.5W
FSW = 768 kHz Load = 4 Ω BTL Mode
Figure 7-42 THD+N vs Frequency-BTL
GUID-62EADD39-9C2F-4135-977E-EE75CFC439B0-low.gif
BD Modulation PO = 1W, 2.5W
FSW = 768 kHz Load = 8 Ω BTL Mode
Figure 7-44 THD+N vs Frequency-BTL
GUID-58ED892B-DF25-4123-972F-9B4EDB1D5669-low.gif
BD Modulation PO = 1W,2.5W,5W
FSW = 768 kHz Load = 6 Ω BTL Mode
Figure 7-46 THD+N vs Frequency-BTL
GUID-483A3CC5-A1FC-4D43-986D-E445BF2552FF-low.gif
BD Modulation PO = 1W,2.5W,5W
FSW = 768 kHz Load = 4 Ω BTL Mode
Figure 7-48 THD+N vs Frequency-BTL
GUID-8D4B5EB3-B26F-4B90-BD88-B20CAC24B85F-low.gif
BD Modulation PO = 1W,2.5W,5W
FSW = 768 kHz Load = 8 Ω BTL Mode
Figure 7-50 THD+N vs Frequency-BTL
GUID-7F7F8F27-472B-4ABC-91A9-6C1C5DD5EA92-low.gif
BD Modulation PO = 1W,2.5W,5W
FSW = 768 kHz Load = 6 Ω BTL Mode
Figure 7-52 THD+N vs Frequency-BTL
GUID-53CA7CF6-2F37-4072-8B3A-77AAFB0ACF31-low.gif
BD Modulation
FSW = 768 kHz Load = 4 Ω, 6 Ω, 8 Ω BTL Mode
Figure 7-54 THD+N vs Output Power-BTL
GUID-0FEF4B2F-4C7F-4399-BE97-116D125D038F-low.gif
BD Modulation Two Channel Run
FSW = 768 kHz Load = 4 Ω, 6 Ω, 8 Ω BTL Mode
Figure 7-56 THD+N vs Output Power-BTL
GUID-6C4B3101-0684-4814-8804-43648EBFB5CE-low.gif
BD Modulation 2 Channel Run
FSW = 768 kHz Load = 4 Ω, 6 Ω, 8 Ω BTL Mode
Figure 7-58 THD+N vs Output Power-BTL
GUID-A6F92425-8914-403E-AB14-36B7175C102A-low.gif
Dashed lines represent thermally limited region.
BD Modulation
FSW = 768 kHz Load = 4 Ω BTL Mode
Figure 7-60 Output Power vs Supply Voltage
GUID-BF06B3BC-9447-48E9-AABE-C47F818B2E80-low.gif
Dashed lines represent thermally limited region.
BD Modulation
FSW = 768 kHz Load = 8 Ω BTL Mode
Figure 7-62 Output Power vs Supply Voltage
GUID-DD71F9A9-5611-42E4-943B-C6C0CD9185BD-low.gif
PVDD=12V BD Modulation
FSW = 768 kHz Load = 6 Ω BTL Mode
Figure 7-64 Crosstalk
GUID-73446442-12FF-48AD-9BEC-438F84E81DE0-low.gif
BD Modulation
FSW = 768 kHz Load = 4 Ω BTL Mode
Figure 7-66 Efficiency vs Output Power
GUID-65C09188-BF95-4630-9FD0-734D3985FD55-low.gif
BD Modulation
FSW = 768 kHz Load = 8 Ω BTL Mode
Figure 7-68 Efficiency vs Output Power
GUID-F425466E-C68D-449D-B5FA-D824F064EB0B-low.gif
BD Modulation
FSW = 384 kHz Load = 6 Ω, BTL 5 V Battery Input approximately 5 V – 16 V Boost Default PPC3 Setting (-5.5 dB AGAIN)
Figure 7-70 EVM Efficiency Comparison ON/OFF Hybrid-Pro