TA = 25 °C, VVDD
= 3.3 V, VBAT = PVDD = 14.4 V, RL = 4 Ω, fIN = 1 kHz,
fs = 48 kHz, fSW = 2.1 MHz, Output
Configuration: BTL, AES17 filter, default I2C settings, LC
filter: 3.3 μH - DFEG7030D-3R3M. See Figure 10-2 (unless otherwise noted).
Figure 7-1 THD+N vs Power - 14.4V Figure 7-3 THD+N vs Frequency - 14.4 V Figure 7-5 Output Power vs Supply Voltage Figure 7-7 Efficiency vs Ouptut Power - 14.4 V - 4 Ω (Zoomed) Figure 7-9 Efficiency vs Output Power - 14.4 V - 2 Ω Figure 7-11 Power Dissipation vs Output Power - 14.4 V - 2 Ω Figure 7-13 VBAT Idle Current vs Supply Voltage Figure 7-15 Crosstalk vs Frequency Figure 7-17 PSRR vs Frequency - VBAT Only Figure 7-2 THD+N vs Power - 24V Figure 7-4 THD+N vs Frequency - 24 V Figure 7-6 Efficiency vs Output Power - 14.4 V - 4 Ω Figure 7-8 Power Dissipation vs Output Power - 14.4 V - 4 Ω Figure 7-10 Efficiency vs Output Power - 14.4 V - 2 Ω (Zoomed) Figure 7-12 PVDD Idle Current vs Supply Voltage Figure 7-14 Noise vs Supply Voltage Figure 7-16 PSRR vs Frequency - PVDD Only Figure 7-18 PSRR vs Frequency - PVDD + VBAT