JAJSHZ2C January 2014 – September 2019 TCA5013
PRODUCTION DATA.
The rise time and fall time of the card interface IO pins can be controlled using the IO slew rate settings register (Reg 0x07 for user card and Reg 0x17 for SAMs). The EMV4.3 specification, has strict restrictions on signal perturbations (overshoot and undershoot during transition). Controlling the rise time and fall time of the signals can help to meet these requirements.
Table 6 shows the typical IO rise time for different register settings (based on a typical 30 pF load).
IO SLEW RATE SETTINGS REGISTER BIT [7:5] | TYPICAL RISE TIME (ns) |
---|---|
000 | 60 |
001 | 60 |
010 | 80 |
011 | 80 |
100 | 100 |
101 | 100 |
110 | 120 |
111 | 120 |
Table 7 shows the typical IO fall time for different register settings (based on a typical 30 pF load). It should also be noted that the output low logic level (VOL) is affected by the fall time settings. As the fall time becomes slower (higher value of fall time) the VOL will be higher. Therefore, it is recommended that the fastest fall time setting (smallest fall time value) for IO be used whenever possible. Table 7 also shows which settings are usable for the different VCC voltages, without risk of violating the VOL levels required by the EMV4.3 and ISO7816 specifications.
IO SLEW RATE SETTINGS REGISTER BIT [4:3] | TYPICAL FALL TIME (ns) | VCC = 5 V | VCC = 3 V | VCC = 1.8 V |
---|---|---|---|---|
00 | 68 | Usable | Not usable | Not usable |
01 | 51 | Usable | Not usable | Not usable |
10 | 34 | Usable | Usable | Not usable |
11 | 17 | Usable | Usable | Usable |