JAJSKR8B October 2019 – March 2022 TCAN1144-Q1 , TCAN1145-Q1 , TCAN1146-Q1
PRODUCTION DATA
WAKE_PIN_CONFIG is shown in Figure 10-46 and described in Table 10-27.
Return to Summary Table.
Register to configure the behavior of the WAKE pin.
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
WAKE_CONFIG | WAKE_STAT | WAKE_WIDTH_INVALID | WAKE_WIDTH_MAX | ||||
R/W-00b | R/W0C/H-00b | R/W-01b | R/W-00b |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
7-6 | WAKE_CONFIG | R/W | 00b | Wake pin configuration: Note: Pulse requires more programming
00b = Bi-directional - either edge 01b = Rising edge 10b = Falling edge 11b = Pulse |
5-4 | WAKE_STAT | R/W0C/H | 00b | Status of the WAKE pin 00b = No change 01b = Rising edge 10b = Falling edge 11b = Pulse Note: The status of the
WAKE pin is displayed here after a state change. 00 must be
written to these bits to clear the change. For Filtered WAKE
Rising or falling edge will be displayed depending upon selected
method from register 12h[7] |
3-2 | WAKE_WIDTH_INVALID | R/W | 01b | Pulses less than or equal to these pulses are considered invalid
00b = 5 ms and sets tWAKE_WIDTH_MIN to 10 ms 01b = 10 ms and sets tWAKE_WIDTH_MIN to 20 ms 10b = 20 ms and sets tWAKE_WIDTH_MIN to 40 ms 11b = 40 ms and sets tWAKE_WIDTH_MIN to 80 ms |
1-0 | WAKE_WIDTH_MAX | R/W | 00b | Maximum WAKE pin input pulse width to be considered valid.
00b = 750 ms 01b = 1000 ms 10b = 1500 ms 11b = 2000 ms |