JAJSPJ8A december 2022 – august 2023 TDA4AL-Q1 , TDA4VE-Q1 , TDA4VL-Q1
PRODUCTION DATA
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
SIGNAL NAME [1] | PIN TYPE [2] | DESCRIPTION [3] | ALZ PIN [4] |
---|---|---|---|
AUDIO_EXT_REFCLK0 | IO | External clock routed to ATL or McASP as one of the selectable input clock sources, or as a output clock output for ATL or McASP | AD24 |
AUDIO_EXT_REFCLK1 | IO | External clock routed to ATL or McASP as one of the selectable input clock sources, or as a output clock output for ATL or McASP | Y25 |
EXTINTn | I | External Interrupt | AG24 |
EXT_REFCLK1 | I | External clock input to Main Domain, routed to Timer clock muxes as one of the selectable input clock sources for Timer/WDT modules, or as reference clock to MAIN_PLL2 (PER1 PLL) | AD28 |
GPMC0_FCLK_MUX | O | GPMC functional clock output selected through a mux logic | AD27 |
OBSCLK0 | O | Observation clock output for test and debug purposes only | AG25 |
OBSCLK1 | O | Observation clock output for test and debug purposes only | Y26 |
PMIC_POWER_EN1 | O | Power enable output for MAIN Domain supplies | G26 |
PMIC_WAKE0 | OD | PMIC WakeUp | AD24 |
PMIC_WAKE1 | O | PMIC WakeUp | K26 |
PORz | I | SoC PORz Reset Signal | K23 |
RESETSTATz | O | Main Domain Warm Reset status output | AF27 |
RESET_REQz | I | Main Domain external Warm Reset request input | A24 |
SOC_SAFETY_ERRORn | IO | Error signal output from Main Domain ESM | AF25 |
SYNC0_OUT | O | CPTS Time Stamp Generator Bit 0 | AB26 |
SYNC1_OUT | O | CPTS Time Stamp Generator Bit 1 | AD28 |
SYNC2_OUT | O | CPTS Time Stamp Generator Bit 2 | T28 |
SYNC3_OUT | O | CPTS Time Stamp Generator Bit 3 | Y27 |
SYSCLKOUT0 | O | SYSCLK0 output from Main PLL controller (divided by 6) for test and debug purposes only | AE25 |