JAJSPJ8A december 2022 – august 2023 TDA4AL-Q1 , TDA4VE-Q1 , TDA4VL-Q1
PRODUCTION DATA
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
SIGNAL NAME [1] | PIN TYPE [2] | DESCRIPTION [3] | ALZ PIN [4] |
---|---|---|---|
PCIE1_CLKREQn | IO | PCIE Clock Request Signal | AE25, R22 |
PCIE1_RXN0 | I | SERDES_PCIE Differential Receive Data (negative) | AF9 |
PCIE1_RXN1 | I | SERDES_PCIE Differential Receive Data (negative) | AE8 |
PCIE1_RXN2 | I | SERDES_PCIE Differential Receive Data (negative) | AF6 |
PCIE1_RXN3 | I | SERDES_PCIE Differential Receive Data (negative) | AE5 |
PCIE1_RXP0 | I | SERDES_PCIE Differential Receive Data (positive) | AF10 |
PCIE1_RXP1 | I | SERDES_PCIE Differential Receive Data (positive) | AE9 |
PCIE1_RXP2 | I | SERDES_PCIE Differential Receive Data (positive) | AF7 |
PCIE1_RXP3 | I | SERDES_PCIE Differential Receive Data (positive) | AE6 |
PCIE1_TXN0 | O | SERDES_PCIE Differential Transmit Data (negative) | AH7 |
PCIE1_TXN1 | O | SERDES_PCIE Differential Transmit Data (negative) | AG8 |
PCIE1_TXN2 | O | SERDES_PCIE Differential Transmit Data (negative) | AG5 |
PCIE1_TXN3 | O | SERDES_PCIE Differential Transmit Data (negative) | AD7 |
PCIE1_TXP0 | O | SERDES_PCIE Differential Transmit Data (positive) | AH8 |
PCIE1_TXP1 | O | SERDES_PCIE Differential Transmit Data (positive) | AG9 |
PCIE1_TXP2 | O | SERDES_PCIE Differential Transmit Data (positive) | AG6 |
PCIE1_TXP3 | O | SERDES_PCIE Differential Transmit Data (positive) | AD8 |
PCIE_REFCLK1_N_OUT | O | SERDES_PCIE Reference Clock Out Negative | AH10 |
PCIE_REFCLK1_P_OUT | O | SERDES_PCIE Reference Clock Out Positive | AH11 |