JAJSI65C November   2015  – October 2024 THS4541-Q1

PRODUCTION DATA  

  1.   1
  2. 特長
  3. アプリケーション
  4. 概要
  5. Device Comparison Table
  6. Pin Configuration and Functions
  7. Specifications
    1. 6.1 Absolute Maximum Ratings
    2. 6.2 ESD Ratings
    3. 6.3 Recommended Operating Conditions
    4. 6.4 Thermal Information
    5. 6.5 Electrical Characteristics: (Vs+) – Vs– = 5 V
    6. 6.6 Electrical Characteristics: (Vs+) – Vs– = 3 V
    7. 6.7 Typical Characteristics: 5-V Single Supply
    8. 6.8 Typical Characteristics: 3-V Single Supply
    9. 6.9 Typical Characteristics: 3-V to 5-V Supply Range
  8. Parameter Measurement Information
    1. 7.1 Example Characterization Circuits
    2. 7.2 Frequency-Response Shape Factors
    3. 7.3 I/O Headroom Considerations
    4. 7.4 Output DC Error and Drift Calculations and the Effect of Resistor Imbalances
    5. 7.5 Noise Analysis
    6. 7.6 Factors Influencing Harmonic Distortion
    7. 7.7 Driving Capacitive Loads
    8. 7.8 Thermal Analysis
  9. Detailed Description
    1. 8.1 Overview
      1. 8.1.1 Terminology and Application Assumptions
    2. 8.2 Functional Block Diagram
    3. 8.3 Feature Description
      1. 8.3.1 Differential I/O
      2. 8.3.2 Power-Down Control Pin ( PD)
        1. 8.3.2.1 Operating the Power Shutdown Feature
      3. 8.3.3 Input Overdrive Operation
    4. 8.4 Device Functional Modes
      1. 8.4.1 Operation from Single-Ended Sources to Differential Outputs
        1. 8.4.1.1 AC-Coupled Signal Path Considerations for Single-Ended Input to Differential Output Conversion
        2. 8.4.1.2 DC-Coupled Input Signal Path Considerations for Single-Ended to Differential Conversion
        3. 8.4.1.3 Resistor Design Equations for the Single-Ended to Differential Configuration of the FDA
        4. 8.4.1.4 Input Impedance for the Single-Ended to Differential FDA Configuration
      2. 8.4.2 Differential-Input to Differential-Output Operation
        1. 8.4.2.1 AC-Coupled, Differential-Input to Differential-Output Design Issues
        2. 8.4.2.2 DC-Coupled, Differential-Input to Differential-Output Design Issues
  10. Application and Implementation
    1. 9.1 Application Information
    2. 9.2 Typical Applications
      1. 9.2.1 Designing Attenuators
        1. 9.2.1.1 Design Requirements
        2. 9.2.1.2 Detailed Design Procedure
        3. 9.2.1.3 Application Curve
      2. 9.2.2 Interfacing to High-Performance ADCs
        1. 9.2.2.1 Design Requirements
        2. 9.2.2.2 Detailed Design Procedure
        3. 9.2.2.3 Application Curve
    3. 9.3 Power Supply Recommendations
    4. 9.4 Layout
      1. 9.4.1 Layout Guidelines
      2. 9.4.2 Layout Example
  11. 10Device and Documentation Support
    1. 10.1 Device Support
      1. 10.1.1 Development Support
        1. 10.1.1.1 TINA Simulation Model Features
    2. 10.2 Documentation Support
      1. 10.2.1 Related Documentation
    3. 10.3 ドキュメントの更新通知を受け取る方法
    4. 10.4 サポート・リソース
    5. 10.5 Trademarks
    6. 10.6 静電気放電に関する注意事項
    7. 10.7 用語集
  12. 11Revision History
  13. 12Mechanical, Packaging, and Orderable Information

パッケージ・オプション

メカニカル・データ(パッケージ|ピン)
サーマルパッド・メカニカル・データ
発注情報

Frequency-Response Shape Factors

Figure 6-1 illustrates the small-signal response shape versus gain using a fixed 402-Ω feedback resistor in the circuit of Figure 7-1. Being a voltage-feedback based FDA, the THS4541-Q1 shows a response shape that varies with gain setting, largely determined by the loop-gain crossover frequency and phase margin at the crossover. This loop-gain crossover frequency is where the open-loop response and the noise gain intersect (where the loop gain drops to 1). The noise gain is the inverse of the voltage divider from the outputs back to the differential inputs; use a balanced divider ratio on each feedback path. In general, the noise gain (NG) does not equal the signal gain for designs providing an input match from a source impedance. NG is given by 1 + Rf / (total impedance from the inverting summing junction to ground). Using the resistor values computed in the gain sweep of Table 8-1, and repeating that sweep showing the NG gives Table 7-1, where only the exact R solutions are shown.

Table 7-1 Resistor Values and Noise Gain for Swept Gain With Rf = 402 Ω
SIGNAL GAIN(1)Rt, EXACT (Ω)Rg1, EXACT (Ω)Rg2, EXACT (Ω)NOISE GAIN
155.23994251.94
260.11912182.85
365.61241533.63
47289.71194.37
579.767.898.35.09
689.154.286.55.65
710143.276.66.25
811735.270.16.74
91382965.87.11
1017023.662.57.44
1122018.759.37.78
1231314.657.77.97
1354510.856.68.11
1422097.2656.18.16

NG is critically important for bandwidth and all output error terms (such as dc offset and noise). For lower-speed devices, normally only the dc noise gain is considered. However, for the THS4541-Q1, with loop gain crossover at greater than 300 MHz, the feedback network produces a parasitic pole to the differential summing junctions that causes the noise gain to increase with frequency. This pole causes a lower crossover frequency than is expected with added phase shift around the loop. Consider the feedback network (single-ended) of Figure 7-5, showing a parasitic 0.2 pF on the feedback 402-Ω resistor. The 0.85-pF differential input capacitance of the THS4541-Q1 is converted to single-ended as a 1.7-pF parasitic for this single-sided analysis circuit (the Rg shown is Rg2 in Figure 7-1).

THS4541-Q1 Feedback Network for the Gain of 2 Configuration Using 402 Ω and Matching to a 50-Ω SourceFigure 7-5 Feedback Network for the Gain of 2 Configuration Using 402 Ω and Matching to a 50-Ω Source

The response shape from Vout to Vin in Figure 7-5 has a pole and then a zero. To describe NG, invert the Laplace transform of Vin and Vout from Figure 7-5 to provide the frequency-dependent NG response of Equation 1, where a zero comes in first and then a pole.

Equation 1. THS4541-Q1

The zero location is key. Using the gain of 2 values of Figure 7-5, the estimated zero in the NG is 588 MHz. Limiting the parasitic capacitance at the summing junctions, either differentially or signal-ended, to a ground or power plane is critical in board layouts.

Using this feedback model, and the open-loop gain and phase data for the THS4541-Q1, allows the Aol and NG curves over frequency to be drawn, as shown in Figure 7-6, where the peaking in the noise gain pulls the intersection point back in frequency.

THS4541-Q1 Aol and Noise
          Gain Plots for the Lower Gains of Figure 6-1 Figure 7-6 Aol and Noise Gain Plots for the Lower Gains of Figure 6-1

To assess closed-loop bandwidth and peaking, the noise-gain phase must be subtracted from the THS4541-Q1 Aol phase to obtain the total phase around the loop, as shown in Figure 7-7.

THS4541-Q1 Loop-Gain Phase for the
          Three Lower Gains of #GUID-00A538B0-6697-4C01-AE72-39E77C7520A3/SLOS3755089Figure 7-7 Loop-Gain Phase for the Three Lower Gains of Table 7-2

From Figure 7-6 and Figure 7-7, using Table 7-2, tabulate the loop-gain crossover frequency and phase margin at these crossovers to explain the response shapes of Figure 6-1.

Table 7-2 Estimated Crossover Frequency and Phase Margin for Gains of 0.1, 1, and 2 in Figure 6-1
GAINDC NG (V/V)0-dB LG (MHz)PHASE MARGIN (°)
0.11.145718
11.9438041
22.8530259

From these crossover (or 0-dB loop gain) frequencies, a good approximation for the resulting f–3dB is to multiply the crossover frequencies by 1.6 when the phase margin is less than 65°. Ideally, a 65° phase margin at loop-gain crossover provides a flat Butterworth closed-loop response. The 59° phase margin for the gain of 2 setting explains the nearly flat response for this condition with 1.6 × 302 MHz = 483 MHz, estimated with f–3dB closely matching the measured 500-MHz SSBW.

The very low phase margin in the attenuator setting at 0.1 V/V explains the highly peaked response in Figure 6-1. This peaking can be easily compensated, as shown in the Section 9.2.1 section, using feedback capacitors and a differential capacitor across the inputs.

Considering the noise gain zero as part of the loop-gain analysis shows the importance of using relatively-low, feedback-resistor values and minimizing layout parasitic capacitance on the input pins of the THS4541-Q1 to reduce the effects of this feedback pole. The TINA model does a good job of predicting these issues (the model includes the 0.85-pF differential internal capacitance); add any estimated external parasitic capacitance on the summing junctions in simulation to predict the response shape more accurately.