JAJSRL3 June 2024 THS6232
PRODUCTION DATA
PIN | TYPE | DESCRIPTION | |
---|---|---|---|
NAME | NO. | ||
BIAS-1(1) | 23 | Input | Bias mode control pin 1. See Table 4-2 for more details. |
BIAS-2(1) | 24 | Input | Bias mode control pin 2. See Table 4-2 for more details. |
D1_IN– | 19 | Input | Amplifier D1 inverting input |
D1_IN+ | 1 | Input | Amplifier D1 noninverting input |
D1_OUT | 20 | Output | Amplifier D1 output |
D2_IN– | 18 | Input | Amplifier D2 inverting input |
D2_IN+ | 2 | Input | Amplifier D2 noninverting input |
D2_OUT | 17 | Output | Amplifier D2 output |
DGND(2) | 3 | Input | Ground reference for bias control pins |
IADJ | 4 | Input | Bias current adjustment pin |
NC | 5-16 | — | No internal connection |
VS– | 22 | — | Negative power-supply connection |
VS+ | 21 | — | Positive power-supply connection |
Thermal Pad | Pad | — | Electrically connected to die substrate and VS–. Connect to VS– on the printed circuit board (PCB) for best performance. |
BIAS CONTROL PINS | MODE | TEST CONDITIONS (AV = 10V/V, 50Ω LOAD) | |
---|---|---|---|
BIAS-1 | BIAS-2 | ||
0 | 0 | Full bias | RF = 1.24kΩ, RG = 274Ω |
1 | 0 | Mid bias | RF = 1.24kΩ, RG = 274Ω |
0 | 1 | Low bias | RF = 1.24kΩ, RG = 274Ω |
0 (IADJ = float) | 1 (IADJ = float) | Ultra low bias | RF = 2kΩ, RG = 442Ω |
1 | 1 | Shutdown |