JAJSO93A May 2022 – December 2022 TLIN1431-Q1
PRODUCTION DATA
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
SWE_TIMER is shown in Figure 8-72 and described in Table 8-28
Return to Summary Table.
Sleep wake error timer configuration. Power up always sets to default value.
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
SWE_DIS | SWE_TIMER_SET | RSVD | |||||
R/W-0b | R/W-0110b | R |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
7 | SWE_DIS | R/W | 0b | Sleep wake error disable: NOTE: This disables the device from starting the tINACT_FS timer. If enabled, a SPI read or write must take place within this window or the device will go back to sleep. 0b = Enabled 1b = Disabled |
6-3 | SWE_TIMER_SET | R/W | 0110b | Sets the timer used for tINACT_FS (minutes) 0000b = 2 0001b = 2.5 0010b = 3 0011b = 3.5 0100b = 4 0101b = 4.5 0110b = 5 (default) 0111b = 5.5 1000b = 6 1001b = 6.5 1010b = 8 1011b = 8.5 1100b = 10 1101b = 0.5 1111b = 1 |
2-0 | RSVD | R | 0b | Reserved |