JAJSO93A May 2022 – December 2022 TLIN1431-Q1
PRODUCTION DATA
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
WD_RST_PULSE is shown in Figure 8-66 and described in Table 8-22.
Return to Summary Table.
Sets the watchdog error counter value.
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
WD_ERR_CNT_SET | RSVD | ||||||
R/W-01b | R-000000b |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
7-6 | WD_ERR_CNT_SET | R/W | 01b | Sets the watchdog event error counter that upon reaching the count value, will cause the watchdog action. 00b = Immediate trigger on each WD fail 01b = Triggers when counter reaches 5 10b = Triggers when counter reaches 9 11b = Triggers when counter reaches 15 |
5-0 | RSVD | R | 000000b | Reserved |