JAJSO93A May 2022 – December 2022 TLIN1431-Q1
PRODUCTION DATA
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
DEVICE_CONFIG2 is shown in Figure 8-71 and described in Table 8-27
Return to Summary Table.
LIMP pin configuration and control.
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
LIMP_HSS_SEL | LIMP_HSS_CNTL | LIMP_HSS_ON | WAKE_WIDTH _MAX_DIS | RSVD | |||
R/W-00b | R/W-000b | R/W-0b | R/W-0b | R-0b |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
7-6 | LIMP_HSS_SEL | R/W | 00b | Selects LIMP pin function 00b = LIMP 01b = High side switch 10b = INH 11b = Reserved |
5-3 | LIMP_HSS_CNTL | R/W | 000b | Selects the method of control for the LIMP pin when configured as a high side switch 000b = On/Off 001b = PWM1 010b = PWM2 011b = Timer1 100b = Timer2 101b - 111b = Reserved |
2 | LIMP_HSS_ON | R/W | 0b | When LIMP is configured as HSS and control is On/Off this bit turns on or off the LIMP pin. 0b = Off 1b = On |
1 | WAKE_WIDTH _MAX_DIS | R/W | 0b | Disables the Max limit, tWK_PULSE_WIDTH_MAX detection when pulse is selected for WAKE pin wake up. 0b = Enabled 1b = Disabled |
0 | RSVD | R | 0b | Reserved |