JAJSO93A May 2022 – December 2022 TLIN1431-Q1
PRODUCTION DATA
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
INT_1 is shown in Figure 8-86 and described in Table 8-42.
Return to Summary Table.
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
WD | RSVD | LWU | WKERR | RSVD | |||
R/W1C-0b | R-0b | R/W1C-0b | R/W1C-0b | R-0b |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
7 | WD | R/W1C | 0b | Watchdog event interrupt. NOTE: This interrupt bit will be set for every watchdog error event and does not rely upon the Watchdog error counter |
6 | RSVD | R | 0b | Reserved |
5 | LWU | R/W1C | 0b | Local wake up |
4 | WKERR | R/W1C | 0b | Wake error bit is set when the SWE timer has expired and the state machine has returned to Sleep mode |
3-0 | RSVD | R | 0b | Reserved |