SLLSEE3D August 2013 – April 2016 TLK105L , TLK106L
PRODUCTION DATA.
All parameters are derived by test, statistical analysis, or design.
MIN | MAX | UNIT | |||
---|---|---|---|---|---|
VDD_IO, AVDD33 | Supply voltage | –0.3 | 3.8 | V | |
PFBIN1, PFBIN2 | –0.3 | 1.8 | |||
XI | DC Input voltage | –0.3 | 3.8 | V | |
TD-, TD+, RD-, RD+ | –0.3 | 6 | |||
Other Inputs | –0.3 | 3.8 | |||
XO | DC Output voltage | –0.3 | 3.8 | V | |
Other outputs | –0.3 | 3.8 | |||
TJ | Maximum die temperature | 125 | °C | ||
Tstg | Storage temperature | –65 | 150 | °C |
VALUE | UNIT | ||||
---|---|---|---|---|---|
VESD | Electrostatic discharge (ESD) performance: | Human Body Model (HBM), per ANSI/ESDA/JEDEC JS001(1) | All pins(3) | ±4000 | V |
Ethernet network pins (TD+, TD–, RD+, RD–)(5) | ±16000 | ||||
Charged Device Model (CDM), per JESD22-C101(2) |
All pins(4) | ±750 | V |
MIN | NOM | MAX | UNIT | |||
---|---|---|---|---|---|---|
DUAL SUPPLY OPERATION | ||||||
Core Supply voltage (PFBIN1, PFBIN2) | 1.48 | 1.55 | 1.68 | V | ||
PD | Power dissipation(2) | 200 | mW | |||
SINGLE SUPPLY OPERATION | ||||||
(PFBOUT connected to PFBIN1, PFBIN2 See Figure 5-1) | ||||||
PD | Power dissipation(1) | 270 | mW | |||
AVDD33 | Analog 3.3-V Supply | 3.0 | 3.3 | 3.6 | V | |
VDD_IO | 3.3-V Option | 3.0 | 3.3 | 3.6 | V | |
2.5-V Option | 2.25 | 2.5 | 2.75 | |||
1.8-V Option (MII Mode only) | 1.62 | 1.8 | 1.98 | |||
TA | Ambient temperature(3) | TLK105L | –40 | 85 | °C | |
TLK106L | –40 | 105 |
THERMAL METRIC(1) | TLK105L, TLK106L | UNIT | |
---|---|---|---|
RHB (VQFN) | |||
32 PINS | |||
RθJA | Junction-to-ambient thermal resistance | 36.4 | °C/W |
RθJB | Junction-to-board thermal resistance | 9.3 | °C/W |
RθJC(top) | Junction-to-case (top) thermal resistance | 26.8 | °C/W |
RθJC(bot) | Junction-to-case (bottom) thermal resistance | 1.7 | °C/W |
THERMAL METRIC(1) | TLK105L, TLK106L | UNIT | |
---|---|---|---|
RHB (VQFN) | |||
32 PINS | |||
RθJA | Junction-to-ambient thermal resistance (no airflow), JEDEC high-K model | 36.4 | °C/W |
RθJB | Junction-to-board thermal resistance | 9.3 | °C/W |
RθJC(top) | Junction-to-case (top) thermal resistance | 26.8 | °C/W |
RθJC(bot) | Junction-to-case (bottom) thermal resistance | 1.7 | °C/W |
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | ||
---|---|---|---|---|---|---|---|
3.3V VDD_IO | |||||||
VIH | Input high voltage | Nominal VCC = 3.3V | VDD_IO = 3.3 V ±10% | 2.0 | V | ||
VIL | Input low voltage | VDD_IO = 3.3 V±10% | 0.8 | V | |||
VOL | Output low voltage | IOL = 4 mA | VDD_IO = 3.3 V±10% | 0.4 | V | ||
VOH | Output high voltage | IOH = –4 mA | VDD_IO = 3.3 V±10% | VDD_IO – 0.5 | V | ||
2.5V VDD_IO | |||||||
VIH | Input high voltage | VDD_IO = 2.5 V±10% | 1.5 | V | |||
VIL | Input low voltage | VDD_IO = 2.5 V±10% | 0.5 | V | |||
VOL | Output low voltage | IOL = 2 mA | VDD_IO = 2.5 V±10% | 0.4 | V | ||
VOH | Output high voltage | IOH = –2 mA | VDD_IO = 2.5 V±10% | VDD_IO – 0.4 | V | ||
1.8V VDD_IO | |||||||
VIH | Input high voltage | VDD_IO = 1.8 V±10% | 1.3 | V | |||
VIL | Input low voltage | VDD_IO = 1.8 V±10% | 0.45 | V | |||
VOL | Output low voltage | IOL = 2 mA | VDD_IO = 1.8 V±10% | 0.4 | V | ||
VOH | Output high voltage | IOH = –2 mA | VDD_IO = 1.8 V±10% | VDD_IO – 0.4 | V |
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | ||
---|---|---|---|---|---|---|---|
IIH | Input high current | VIN = VCC | 10 | μA | |||
IIL | Input low current | VIN = GND | 10 | μA | |||
IOZ | 3-State leakage | VOUT = VCC, VOUT = GND | ±10 | μA | |||
RPULLUP | Integrated Pullup Resistance | 14.7 | 23.7 | 49.7 | kΩ | ||
RPULLDOWN | Integrated Pulldown Resistance | 14.5 | 24.9 | 48.1 | kΩ | ||
VTPTD_100 | 100M transmit voltage | 0.95 | 1 | 1.05 | V | ||
VTPTDsym | 100M transmit voltage symmetry | ±2% | |||||
VTPTD_10 | 10M transmit voltage | 2.2 | 2.5 | 2.8 | V | ||
CIN1 | CMOS input capacitance | 5 | pF | ||||
COUT1 | CMOS output capacitance | 5 | pF | ||||
VTH1 | 10Base-T Receive threshold | 200 | mV |
The data was measured using a TLK10xL evaluation board. The current from each of the power supplies is measured and the power dissipation is computed. For the single 3.3-V external supply case the power dissipation across the internal linear regulator is also included. All the power dissipation numbers are measured at the nominal power supply and typical temperature of 25°C. The power needed is given both for the device only, and including the center tap of the transformer for a total system power requirement. The center tap of the transformer is normally connected to the 3.3-V supply, thus the current needed may also be easily calculated.
PARAMETER | TEST CONDITIONS | FROM POWER PINS | FROM TRANSFORMER CENTER TAP |
UNIT |
---|---|---|---|---|
100Base-TX /W Traffic (full packet 1518B rate) | Single 3.3-V external supply | 203 | 73 | mW |
10Base-T /W Traffic (full packet 1518B rate) | 96 | 211 |
PARAMETER | TEST CONDITIONS | FROM 3.3-V POWER | FROM 1.55 V PFBIN1, PFBIN2 |
FROM TRANSFORMER CENTER TAP |
UNIT |
---|---|---|---|---|---|
100Base-TX /W Traffic (full packet 1518B rate) | Dual external supplies, 3.3 V and 1.55 V |
53 | 73 | 73 | mW |
10Base-T /W Traffic (full packet 1518B rate) | 23 | 35 | 212 |
PARAMETER | TEST CONDITIONS(1) | FROM 3.3-V POWER | FROM 1.55 V PFBIN1, PFBIN2 |
FROM TRANSFORMER CENTER TAP | UNIT |
---|---|---|---|---|---|
IEEE PWDN | Single 3.3-V external supply | 12 | – | 5 | mW |
Passive Sleep Mode | 71 | – | 5 | ||
Active Sleep Mode | 71 | – | 5 | ||
IEEE PWDN | Dual external supplies, 3.3 V and 1.55 V |
12 | 0 | 5 | |
Passive Sleep Mode | 21 | 23 | 5 | ||
Active Sleep Mode | 21 | 23 | 5 |
NOTE
It is important to choose pullup and-or pulldown resistors for each of the hardware configuration pins that provide fast RC time constants in order to latch in the proper value prior to the pin transitioning to an output driver.
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
t1 | RESET pulse width | XI Clock must be stable for minimum of 1µs during RESET pulse low time. | 1 | µs |
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
t1 | MDC Frequency | 2.5 | 25 | MHz | ||
t2 | MDC to MDIO (Output) Delay Time | 0 | 30 | ns | ||
t3 | MDIO (Input) to MDC Hold Time | 10 | ns | |||
t4 | MDIO (Input) to MDC Setup Time | 10 | ns |
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
t1 | TX_CLK High Time | 100Mbs Normal mode | 16 | 20 | 24 | ns |
t2 | TX_CLK Low Time | |||||
t3 | TXD[3:0], TX_EN Data Setup to TX_CLK | 100Mbs Normal mode | 10 | ns | ||
t4 | TXD[3:0], TX_EN Data Hold from TX_CLK | 100Mbs Normal mode | 0 | ns |
PARAMETER(1) | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
t1 | RX_CLK High Time | 100Mbs Normal mode | 16 | 20 | 24 | ns |
t2 | RX_CLK Low Time | |||||
t3 | RX_CLK to RXD[3:0], RX_DV, RX_ER Delay | 100Mbs Normal mode | 10 | 30 | ns |
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
t1 | TX_CLK to PMD Output Pair Latency | 100Mbs Normal mode(1) | 4.8 | bits(2) |
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
t1 | TX_CLK to PMD Output Pair deassertion | 100Mbs Normal mode | 4.6 | bits |
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
t1 | 100Mbs PMD Output Pair tR and tF (1) | 3 | 4 | 5 | ns | |
100Mbs tR and tF Mismatch(2) | 500 | ps | ||||
t2 | 100Mbs PMD Output Pair Transmit Jitter | 1.4 | ns |
PARAMETER | TEST CONDITIONS(3) | MIN | TYP | MAX | UNIT(2) | |
---|---|---|---|---|---|---|
t1 | Carrier Sense ON Delay(1) | 100Mbs normal mode | 14 | bits | ||
t2 | Receive Data Latency | 100Mbs normal mode | 19 | |||
t2 | Receive Data Latency(4) | 100Mbs normal mode with fast RXDV detection ON | 15 |
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
t1 | Carrier Sense OFF Delay(1) | 100Mbs Normal mode | 19 | bits(2) |
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
t1 | TX_CLK Low Time | 10Mbs MII mode | 190 | 200 | 210 | ns |
t2 | TX_CLK High Time | |||||
t3 | TXD[3:0], TX_EN Data Setup to TX_CLK ↑ | 10Mbs MII mode | 25 | ns | ||
t4 | TXD[3:0], TX_EN Data Hold from TX_CLK ↑ | 10Mbs MII mode | 0 | ns |
An attached Mac should drive the transmit signals using the positive edge of TX_CLK. As shown in Figure 4-11, the MII signals are sampled on the falling edge of TX_CLK.
PARAMETER(1) | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
t1 | RX_CLK High Time | 160 | 200 | 240 | ns | |
t2 | RX_CLK Low Time | |||||
t3 | RX_CLK rising edge delay from RXD[3:0], RX_DV Valid | 10Mbs MII mode | 100 | ns | ||
t4 | RX_CLK to RXD[3:0], RX_DV Delay | 10Mbs MII mode | 100 | ns |
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT(1) | |
---|---|---|---|---|---|---|
t1 | Transmit Output Delay from the Falling Edge of TX_CLK | 10Mbs MII mode | 5.8 | bits |
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
t1 | End of Packet High Time (with ‘0’ ending bit) | 250 | 310 | ns | ||
t2 | End of Packet High Time (with ‘1’ ending bit) | 250 | 310 | ns |
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
t1 | Carrier Sense Turn On Delay (PMD Input Pair to CRS) | 550 | 1000 | ns | ||
t2 | RX_DV Latency(1) | 14 | bits | |||
t3 | Receive Data Latency | Measurement shown from SFD | 14 | bits |
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
t1 | Carrier Sense Turn Off Delay | 1.8 | μs |
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
t1 | Jabber Activation Time | 10 Mb/s MII mode | 100 | ms | ||
t2 | Jabber Deactivation Time | 500 |
PARAMETER(1) | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
t1 | Pulse Period | 10 Mb/s MII mode | 16 | ms | ||
t2 | Pulse Width | 100 | ns |
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
t1 | Clock Pulse to Clock Pulse Period | 125 | μs | |||
t2 | Clock Pulse to Data Pulse Period | Data = 1 | 62 | μs | ||
t3 | Clock, Data Pulse Width | 114 | ns | |||
t4 | FLP Burst to FLP Burst Period | 16 | ms | |||
t5 | Burst Width | 2 | ms |
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
t1 | SD Internal Turn-on Time | 100 | μs | |||
t2 | Internal Turn-off Time | 200 | μs |
NOTE:
The signal amplitude on PMD Input Pair must be TP-PMD compliant.PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
t1 | TX_EN to RX_DV Loopback | 100Mbs external loopback | 241 | 242 | 243 | ns |
100Mbs external loopback – fast RX_DV mode | 201 | 202 | 203 | |||
100Mbs analog loopback | 232 | 233 | 234 | |||
100Mbs PCS Input loop back | 120 | 121 | 122 | |||
100Mbs MII loop back | 8 | 9 | 10 |
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
t1 | TX_EN to RX_DV Loopback | 10Mbs internal loopback mode | 1.7 | μs |
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
t1 | XI Clock Period | 50MHz Reference Clock | 20 | ns | ||
t2 | TXD[1:0] and TX_EN data setup to X1 rising | 1.4 | ||||
t3 | TXD[1:0] and TX_EN data hold to X1 rising | VDD_IO = 3.3V | 2.0 | |||
VDD_IO = 2.5V | 4.9 | |||||
t4 | XI Clock to PMD Output Pair Latency | 12 | bits |
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
t1 | XI Clock Period | 50MHz Reference Clock | 20 | ns | ||
t2 | RXD[1:0], CRS_DV, RX_DV and RX_ER output delay from XI rising | 4 | 10.8 | 14 | ||
t3 | CRS ON delay | From JK symbol on PMD Receive Pair to initial assertion of CRS_DV | 17.6 | bits | ||
t4 | CRS OFF delay | From TR symbol on PMD Receive Pair to initial assertion of CRS_DV | 26.2 | |||
t5 | RXD[1:0] and RX_ER latency | From symbol on Receive Pair. * Elasticity buffer set to default value (01) | 29.7 | |||
t6 | RX_CLK Clock Period | 50MHz “Recovered clock” while working in “RMII receive clock” mode | 20 | ns | ||
t7 | RXD[1:0], CRS_DV, RX_DV and RX_ER output delay from RX_CLK rising | While working in “RMII receive clock” mode | 3.8 |
NOTE
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
t1 | From Deassertion of S/W or H/W Reset to transition from Isolate to Normal mode | 71 | ns |