JAJSHC8B May 2019 – October 2019 TLV320ADC3140
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
This register s the ASI bus clock monitor status register
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FS_RATE_STS[3:0] | FS_RATIO_STS[3:0] | ||||||
R-Fh | R-Fh |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
7-4 | FS_RATE_STS[3:0] | R | Fh | Detected sample rate of the ASI bus.
0d = 7.35 kHz or 8 kHz 1d = 14.7 kHz or 16 kHz 2d = 22.05 kHz or 24 kHz 3d = 29.4 kHz or 32 kHz 4d = 44.1 kHz or 48 kHz 5d = 88.2 kHz or 96 kHz 6d = 176.4 kHz or 192 kHz 7d = 352.8 kHz or 384 kHz 8d = 705.6 kHz or 768 kHz 9d to 14d = Reserved 15d = Invalid sample rate |
3-0 | FS_RATIO_STS[3:0] | R | Fh | Detected BCLK to FSYNC frequency ratio of the ASI bus.
0d = Ratio of 16 1d = Ratio of 24 2d = Ratio of 32 3d = Ratio of 48 4d = Ratio of 64 5d = Ratio of 96 6d = Ratio of 128 7d = Ratio of 192 8d = Ratio of 256 9d = Ratio of 384 10d = Ratio of 512 11d = Ratio of 1024 12d = Ratio of 2048 13d to 14d = Reserved 15d = Invalid ratio |