2 改訂履歴
Changes from August 6, 2012 to August 22, 2018 (from D Revision (August 2012) to E Revision)
- グローバル: ドキュメントを再構成。Go
- グローバル: TMS320LF24xxおよびTMS320F28xxデバイスののアプリケーション・レポートの信頼性データを削除。Go
- グローバル: 「CAN 2.0B」を「ISO11898-1 (CAN 2.0B)」に置き換え。Go
- グローバル: SYS/BIOSを追加。Go
- Section 1.1 (特長): 「動的なPLL比率変更をサポート」の特長を削除。Go
- Section 1.1: 「パッケージ・オプション」の特長を更新。Go
- Section 1.1: 「温度オプション」の特長を追加。Go
- (アプリケーション): セクションを追加。Go
- Section 1.3 (概要): セクションを追加。Go
- Section 1.3: 「製品情報」表を追加。Go
- Table 3-1 (Device Comparison): Changed title from "C2834x Hardware Features" to "Device Comparison". Go
- Table 3-1: Changed "PWM outputs" to "PWM channels". Go
- Table 3-1: Removed "Product status" row and associated footnote. Go
- Table 3-1: Removed footnote about custom secure versions of devices. Go
- Section 3.1 (Related Products): Added section. Go
- Section 5.2 (ESD Ratings – Automotive): Added section. Go
- Section 5.3 (ESD Ratings – Commercial): Added section. Go
- Section 5.5 (Power Consumption Summary): Added section.Go
- Section 5.6 (Electrical Characteristics): Changed MAX IIL (Pin with pullup enabled) from –130 µA to –100 µA. Go
- Section 5.9.2 (Power Sequencing): Updated "No voltage larger than a diode drop ..." paragraph. Go
- Section 5.9.2.1 (Power Management and Supervisory Circuit Solutions): Updated section.Go
- Table 5-21 (High-Resolution PWM Characteristics at SYSCLKOUT = (150–300 MHz)): Updated footnote. Go
- Section 5.9.4.5.1 (Master Mode Timing): Updated section. Go
- Section 5.9.4.5.2 (Slave Mode Timing): Updated section. Go
- Section 5.9.4.6.2 (McBSP as SPI Master or Slave Timing): Replaced "For all SPI slave modes ..." paragraphs with "For all SPI slave modes ..." table footnotes. Go
- Table 5-36 (McBSP as SPI Master or Slave Timing Requirements (CLKSTP = 10b, CLKXP = 0)): Added "For all SPI slave modes ..." footnote. Go
- Table 5-38 (McBSP as SPI Master or Slave Timing Requirements (CLKSTP = 11b, CLKXP = 0)): Added "For all SPI slave modes ..." footnote. Go
- Table 5-40 (McBSP as SPI Master or Slave Timing Requirements (CLKSTP = 10b, CLKXP = 1)): Added "For all SPI slave modes ..." footnote. Go
- Table 5-42 (McBSP as SPI Master or Slave Timing Requirements (CLKSTP = 11b, CLKXP = 1)): Added "For all SPI slave modes ..." footnote. Go
- Section 5.9.6.1 (USEREADY = 0): Updated "XTIMING register configuration restrictions" table by changing XRDACTIVE value from "≥ 5" to "≥ 6". Go
- Section 5.9.6.1 (USEREADY = 0): Updated "Examples of valid and invalid timing" table by changing Valid XRDACTIVE value from "5" to "6". Go
- Section 5.9.6.2 (Synchronous Mode (USEREADY = 1, READYMODE = 0)): Updated "XTIMING register configuration restrictions" table by changing XRDACTIVE value from "≥ 5" to "≥ 6" and XWRACTIVE value from "≥ 1" to "≥ 2".Go
- Section 5.9.6.2 (Synchronous Mode (USEREADY = 1, READYMODE = 0)): Updated "Examples of valid and invalid timing" table by changing Valid XRDACTIVE value from "5" to "6" and Valid XWRACTIVE value from "1" to "2".Go
- Section 5.9.6.3 (Asynchronous Mode (USEREADY = 1, READYMODE = 1)): Updated "XTIMING register configuration restrictions" table by changing XRDACTIVE value from "≥ 5" to "≥ 6"; XWRACTIVE value from "≥ 3" to "≥ 4"; and XWRTRAIL value from "0" to "≥3".Go
- Section 5.9.6.3 (Asynchronous Mode (USEREADY = 1, READYMODE = 1)): Updated "Examples of valid and invalid timing" table by changing Valid XRDACTIVE value from "5" to "6" and Valid XWRACTIVE value from "3" to "4".Go
- Section 5.9.6.4 (XINTF Signal Alignment to XCLKOUT): Updated "For each XINTF access ..." paragraph. Go
- Section 5.9.6.4: Updated "For the case where XCLKOUT = one-half ..." paragraph. Go
- Section 6.1.9 (Security): Updated "Custom secure versions of these devices ..." paragraph.Go
- Section 6.1.9: Added Code Security Module Disclaimer.Go
- Table 6-3 (ePWM1-4 Control and Status Registers): Added reference to footnote for TZSEL, TZCTL, TZEINT, TZCLR, and TZFRC. Go
- Table 6-4 (ePWM5-9 Control and Status Registers): Added reference to footnote for TZSEL, TZCTL, TZEINT, TZCLR, and TZFRC. Go
- Section 6.2.11 (Serial Peripheral Interface (SPI) Module (SPI-A, SPI-D)): Updated "Rising edge with phase delay" clockng scheme.Go
- Figure 6-32 (Watchdog Module): Updated figure. Go
- Section 7 (Applications, Implementation, and Layout): Added section. Go
- Section 8 (デバイスおよびドキュメントのサポート): セクションを追加。Go
- Section 8.1 (はじめに): セクションを更新。Go
- Figure 8-1 (C2834xデバイスの項目表記): 図を更新。Go
- Section 8.3 (ツールとソフトウェア): セクションを追加。Go
- Section 8.4 (ドキュメントのサポート): セクションを更新。Go
- Section 9 (メカニカル、パッケージ、および注文情報): セクションを追加。Go