JAJSFJ6C October 2012 – May 2018 TMS570LS0332 , TMS570LS0432
PRODUCTION DATA.
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | ||
---|---|---|---|---|---|---|---|
ICC | VCC digital supply current (operating mode) |
fHCLK = 80 MHz fVCLK = 80 MHz, Flash in pipelined mode, VCCmax |
135(1) | mA | |||
VCC digital supply current (LBIST mode) | LBIST clock rate = 45 MHz | 145(2)(3) | |||||
VCC digital supply current (PBIST mode) | PBIST ROM clock frequency = 80 MHz | 135(2)(3) | |||||
ICCREFHI +
ICCAD + ICCIO + ICCP |
Sum of Flash, IO and ADC 3.3V supply currents | VADREFHI = VADREFHImax
VCCAD = VCCADmax VCCIO = VCCIOmax, No Load on output pins VCCP = VCCPmax, Reading from flash |
48 | mA | |||
VADREFHI = VADREFHImax
VCCAD = VCCADmax VCCIO = VCCIOmax, No Load on output pins VCCP = VCCPmax, Reading from one bank of flash while programming or erasing another bank |
68 |