JAJSLK1A october 2022 – march 2023 TMUX7201 , TMUX7202
PRODUCTION DATA
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
Latch-up is a condition where a low impedance path is created between a supply pin and ground. This condition is caused by a trigger (current injection or overvoltage), but once activated, the low impedance path remains even after the trigger is no longer present. This low impedance path may cause system upset or catastrophic damage due to excessive current levels. The Latch-Up condition typically requires a power cycle to eliminate the low impedance path.
The TMUX720x family of devices are constructed on silicon-on-insulator (SOI) based process where an oxide layer is added between the PMOS and NMOS transistor of each CMOS switch to prevent parasitic structures from forming. The oxide layer is also known as an insulating trench and prevents triggering of latch up events due to overvoltage or current injections. The Latch-Up immunity feature allows the TMUX720x family of switches and multiplexers to be used in harsh environments.