SLOS660C January 2010 – October 2015 TPA2028D1
PRODUCTION DATA.
MIN | MAX | UNIT | |||
---|---|---|---|---|---|
VDD | Supply voltage | PVDD | –0.3 | 6 | V |
Input voltage | EN, IN+, IN– | –0.3 | VDD+0.3 | V | |
SDA, SCL | –0.3 | 6 | V | ||
Continuous total power dissipation | See Thermal Information | ||||
RLOAD | Minimum load resistance | 3.2 | Ω | ||
TA | Operating free-air temperature | –40 | 85 | °C | |
TJ | Operating junction temperature | –40 | 150 | °C | |
Tstg | Storage temperature | –65 | 150 | °C |
VALUE | UNIT | |||
---|---|---|---|---|
V(ESD) | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001(1) | ±2000 | V |
Charged-device model (CDM), per JEDEC specification JESD22-C101(2) | ±500 |
MIN | NOM | MAX | UNIT | |||
---|---|---|---|---|---|---|
VDD | Supply voltage | PVDD | 2.5 | 5.5 | V | |
VIH | High-level input voltage | EN, SDA, SCL | 1.3 | V | ||
VIL | Low-level input voltage | EN, SDA, SCL | 0.6 | V | ||
TA | Operating free-air temperature | –40 | 85 | °C |
THERMAL METRIC(1) | TPA2028D1 | UNIT | |
---|---|---|---|
YZF (DSBGA) | |||
9 PINS | |||
RθJA | Junction-to-ambient thermal resistance | 9 | °C/W |
RθJC(top) | Junction-to-case (top) thermal resistance | 0.7 | °C/W |
RθJB | Junction-to-board thermal resistance | 70 | °C/W |
ψJT | Junction-to-top characterization parameter | 3.3 | °C/W |
ψJB | Junction-to-board characterization parameter | 69.7 | °C/W |
RθJC(bot) | Junction-to-case (bottom) thermal resistance | n/a | °C/W |
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
VDD | Supply voltage range | 2.5 | 3.6 | 5.5 | V | |
ISDZ | Shutdown quiescent current | EN = 0.35 V, VDD = 2.5 V | 0.1 | 1 | µA | |
EN = 0.35 V, VDD = 3.6 V | 0.2 | 1 | ||||
EN = 0.35 V, VDD = 5.5 V | 0.3 | 1 | ||||
ISWS | Software shutdown quiescent current | EN = 1.3 V, VDD = 2.5 V | 35 | 50 | µA | |
EN = 1.3 V, VDD = 3.6 V | 50 | 70 | ||||
EN = 1.3 V, VDD = 5.5 V | 75 | 100 | ||||
IDD | Supply current | VDD = 2.5 V | 1.5 | 2.5 | mA | |
VDD = 3.6 V | 1.7 | 2.7 | ||||
VDD = 5.5 V | 2 | 3.5 | ||||
fSW | Class D Switching Frequency | 275 | 300 | 325 | kHz | |
IIH | High-level input current | VDD = 5.5 V, EN = 5.8 V | 1 | µA | ||
IIL | Low-level input current | VDD = 5.5 V, EN = –0.3 V | –1 | µA | ||
tSTART | Start-up time | 2.5 V ≤ VDD ≤ 5.5 V no pop, CIN ≤ 1 μF | 5 | ms | ||
POR | Power on reset ON threshold | 2 | 2.3 | V | ||
POR | Power on reset hysteresis | 0.2 | V | |||
CMRR | Input common mode rejection | RL = 8 Ω, Vicm = 0.5 V and Vicm = VDD – 0.8 V, differential inputs shorted |
–75 | dB | ||
Voo | Output offset voltage | VDD = 3.6 V, AV = 6 dB, RL = 8 Ω, inputs ac grounded | 1.5 | 10 | mV | |
ZOUT | Output Impedance in shutdown mode | EN = 0.35 V | 2 | kΩ | ||
Gain accuracy | Compression and limiter disabled, Gain = 0 to 30 dB | –0.5 | 0.5 | dB | ||
PSRR | Power supply rejection ratio | VDD = 2.5 V to 4.7 V | –80 | dB |
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
kSVR | power-supply ripple rejection ratio | VDD = 3.6 Vdc with ac of 200 mVPP at 217 Hz | –70 | dB | ||
THD+N | Total harmonic distortion + noise | faud_in = 1 kHz; PO = 550 mW; VDD = 3.6 V | 0.1% | |||
faud_in = 1 kHz; PO = 1.25 W; VDD = 5 V | 0.1% | |||||
faud_in = 1 kHz; PO = 710 mW; VDD = 3.6 V | 1% | |||||
faud_in = 1 kHz; PO = 1.4 W; VDD = 5 V | 1% | |||||
NfonF | Output integrated noise | Av = 6 dB | 42 | μV | ||
NfoA | Output integrated noise | Av = 6 dB floor, A-weighted | 30 | μV | ||
FR | Frequency response | Av = 6 dB | 20 | 20000 | Hz | |
Pomax | Maximum output power | THD+N = 10%, VDD = 5 V, RL = 8 Ω | 1.72 | W | ||
THD+N = 10%, VDD = 3.6 V, RL = 8 Ω | 880 | mW | ||||
THD+N = 1%, VDD = 5 V, RL = 8 Ω | 1.4 | W | ||||
THD+N = 1% , VDD = 3.6 V, RL = 8 Ω | 710 | mW | ||||
THD+N = 1% , VDD = 5 V, RL = 4 Ω | 2.5 | W | ||||
THD+N = 10% , VDD = 5 V, RL = 4 Ω | 3 | W | ||||
η | Efficiency | THD+N = 1%, VDD = 3.6 V, RL = 8 Ω, PO= 0.71 W | 91% | |||
THD+N = 1%, VDD = 5 V, RL = 8 Ω, PO = 1.4 W | 93% |
MIN | TYP | MAX | UNIT | |||
---|---|---|---|---|---|---|
fSCL | Frequency, SCL | No wait states | 400 | kHz | ||
tW(H) | Pulse duration, SCL high | 0.6 | μs | |||
tW(L) | Pulse duration, SCL low | 1.3 | μs | |||
tSU(1) | Setup time, SDA to SCL | 100 | ns | |||
th1 | Hold time, SCL to SDA | 10 | ns | |||
t(buf) | Bus free time between stop and start condition | 1.3 | μs | |||
tSU2 | Setup time, SCL to start condition | 0.6 | μs | |||
th2 | Hold time, start condition to SCL | 0.6 | μs | |||
tSU3 | Setup time, SCL to stop condition | 0.6 | μs |