JAJSEX8A
March 2018 – June 2018
TPA3138D2
PRODUCTION DATA.
1
特長
2
アプリケーション
3
概要
Device Images
概略回路図
フェライト・ビーズ付きのTPA3138のレイアウト
4
改訂履歴
5
Device Comparison Table
6
Pin Configuration and Functions
Pin Functions
7
Specifications
7.1
Absolute Maximum Ratings
7.2
ESD Ratings
7.3
Recommended Operating Conditions
7.4
Thermal Information
7.5
Electrical Characteristics
7.6
Switching Characteristics
7.7
Typical Characteristics
8
Parameter Measurement Information
9
Detailed Description
9.1
Overview
9.2
Functional Block Diagram
9.3
Feature Description
9.3.1
Analog Gain
9.3.2
SD/FAULT Operation
9.3.3
PLIMIT
9.3.4
Spread Spectrum and De-Phase Control
9.3.5
GVDD Supply
9.3.6
DC Detect
9.3.7
PBTL Select
9.3.8
Short-Circuit Protection and Automatic Recovery Feature
9.3.9
Over-Temperature Protection (OTP)
9.3.10
Over-Voltage Protection (OVP)
9.3.11
Under-Voltage Protection (UVP)
9.4
Device Functional Modes
9.4.1
MODE_SEL = LOW: BD Modulation
9.4.2
MODE_SEL = HIGH: Low-Idle-Current 1SPW Modulation
10
Application and Implementation
10.1
Application Information
10.2
Typical Applications
10.2.1
Design Requirements
10.2.1.1
PCB Material Recommendation
10.2.1.2
PVCC Capacitor Recommendation
10.2.1.3
Decoupling Capacitor Recommendations
10.2.2
Detailed Design Procedure
10.2.2.1
Ferrite Bead Filter Considerations
10.2.2.2
Efficiency: LC Filter Required with the Traditional Class-D Modulation Scheme
10.2.2.3
When to Use an Output Filter for EMI Suppression
10.2.2.4
Input Resistance
10.2.2.5
Input Capacitor, Ci
10.2.2.6
BSN and BSP Capacitors
10.2.2.7
Differential Inputs
10.2.2.8
Using Low-ESR Capacitors
10.2.3
Application Performance Curves
10.2.3.1
EN55013 Radiated Emissions Results
10.2.3.2
EN55022 Conducted Emissions Results
11
Power Supply Recommendations
11.1
Power Supply Decoupling, CS
12
Layout
12.1
Layout Guidelines
12.2
Layout Example
13
デバイスおよびドキュメントのサポート
13.1
デバイス・サポート
13.1.1
デベロッパー・ネットワークの製品に関する免責事項
13.2
ドキュメントのサポート
13.2.1
関連資料
13.3
ドキュメントの更新通知を受け取る方法
13.4
コミュニティ・リソース
13.5
商標
13.6
静電気放電に関する注意事項
13.7
Glossary
14
メカニカル、パッケージ、および注文情報
パッケージ・オプション
メカニカル・データ(パッケージ|ピン)
PWP|28
MPDS373B
サーマルパッド・メカニカル・データ
PWP|28
PPTD156O
発注情報
jajsex8a_oa
jajsex8a_pm
10.2
Typical Applications
Figure 20.
Stereo Class-D Amplifier in BTL Configuration with Single-Ended Inputs, Spread Spectrum Modulation and BD Mode
Figure 21.
Stereo Class-D Amplifier in PBTL Configuration with Single-Ended Input, Spread Spectrum Modulation and 1SPW Mode