7.1 Absolute Maximum Ratings
over operating free-air temperature range (unless otherwise noted)(1) | MIN | MAX | UNIT |
Supply voltage |
AVCC to GND, PVCC to GND |
–0.3 |
20 |
V |
GVDD to GND |
| | V |
GND to GND |
-0.3 |
0.3 |
V |
Input current |
To any pin except supply pins |
| 10 |
mA |
Voltage |
SD, FAULT, 1SPW to GND(2) |
–0.3 |
AVCC + 0.3 |
V |
| 10 |
V/ms |
Voltage |
GAIN, LIMRATE, LIMTHRES, SSCTRL(3) |
–0.3 |
GVDD + 0.3 |
V |
| 100 |
V/ms |
Voltage |
RINN, RINP, LINN, LINP |
–0.3 |
6.3 |
V |
Minimum load resistance, RL |
BTL, PVCC > 12 V |
4.8 |
| Ω |
BTL, PVCC ≤ 12 V |
3.2 |
|
PBTL, PVCC > 12 V |
2.5 |
|
PBTL, PVCC ≤ 12 V |
1.8 |
|
Continuous total power dissipation |
See the Thermal Information Table |
Operating free-air temperature range, TA(4) |
–40 |
85 |
°C |
Temperature range |
–65 |
150 |
°C |
Storage temperature range, Tstg |
–65 |
150 |
°C |
(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
(2) The voltage slew rate of these pins must be restricted to no more than 10 V/ms. For higher slew rates, use a 100 kΩ resister in series with the pins.
(3) The voltage slew rate of these pins must be restricted to no more than 100 V/ms. For higher slew rates, use a 100 kΩ resister in series with the pins.
(4) The
TPA3144D2 incorporates an exposed thermal pad on the underside of the chip. This acts as a heatsink, and it must be connected to a thermally dissipating plane for proper power dissipation. Failure to do so may result in the device going into thermal protection shutdown. See TI Technical Briefs
SLMA002 for more information about using the TSSOP thermal pad.