JAJSHI3C
March 2019 – October 2019
TPS23881
PRODUCTION DATA.
1
特長
2
アプリケーション
3
概要
Device Images
概略回路図
4
改訂履歴
5
概要(続き)
6
Device Comparison Table
7
Pin Configuration and Functions
Pin Functions
7.1
Detailed Pin Description
8
Specifications
8.1
Absolute Maximum Ratings
8.2
ESD Ratings
8.3
Recommended Operating Conditions
8.4
Thermal Information
8.5
Electrical Characteristics
8.6
Typical Characteristics
9
Parameter Measurement Information
9.1
Timing Diagrams
10
Detailed Description
10.1
Overview
10.1.1
Operating Modes
10.1.1.1
Auto
10.1.1.2
Autonomous
10.1.1.3
Semiauto
10.1.1.4
Manual/Diagnostic
10.1.1.5
Power Off
10.1.2
Channel versus Port Terminology
10.1.3
Requested Class versus Assigned Class
10.1.4
Power Allocation and Power Demotion
10.2
Functional Block Diagram
10.3
Feature Description
10.3.1
Port Remapping
10.3.2
Port Power Priority
10.3.3
Analog-to-Digital Converters (ADC)
10.3.4
I2C Watchdog
10.3.5
Current Foldback Protection
10.4
Device Functional Modes
10.4.1
Detection
10.4.2
Connection Check
10.4.3
Classification
10.4.4
DC Disconnect
10.5
I2C Programming
10.5.1
I2C Serial Interface
10.6
Register Maps
10.6.1
Complete Register Set
10.6.2
Detailed Register Descriptions
10.6.2.1
INTERRUPT Register
Table 5.
INTERRUPT Register Field Descriptions
10.6.2.2
INTERRUPT MASK Register
Table 6.
INTERRUPT MASK Register Field Descriptions
10.6.2.3
POWER EVENT Register
Table 7.
POWER EVENT Register Field Descriptions
10.6.2.4
DETECTION EVENT Register
Table 8.
DETECTION EVENT Register Field Descriptions
10.6.2.5
FAULT EVENT Register
Table 9.
FAULT EVENT Register Field Descriptions
10.6.2.6
START/ILIM EVENT Register
Table 10.
START/ILIM EVENT Register Field Descriptions
10.6.2.7
SUPPLY and FAULT EVENT Register
Table 11.
SUPPLY and FAULT EVENT Register Field Descriptions
10.6.2.7.1
Detected SRAM Faults and "Safe Mode"
10.6.2.7.1.1
ULA (Ultra Low Alpha) Package Option: TPS23881A
10.6.2.8
CHANNEL 1 DISCOVERY Register
10.6.2.9
CHANNEL 2 DISCOVERY Register
10.6.2.10
CHANNEL 3 DISCOVERY Register
10.6.2.11
CHANNEL 4 DISCOVERY Register
Table 12.
CHANNEL n DISCOVERY Register Field Descriptions
10.6.2.12
POWER STATUS Register
Table 13.
POWER STATUS Register Field Descriptions
10.6.2.13
PIN STATUS Register
Table 14.
PIN STATUS Register Field Descriptions
10.6.2.13.1
AUTONOMOUS MODE
10.6.2.14
OPERATING MODE Register
Table 16.
OPERATING MODE Register Field Descriptions
10.6.2.15
DISCONNECT ENABLE Register
Table 20.
DISCONNECT ENABLE Register Field Descriptions
10.6.2.16
DETECT/CLASS ENABLE Register
Table 21.
DETECT/CLASS ENABLE Register Field Descriptions
10.6.2.17
Power Priority / 2Pair PCUT Disable Register Name
Table 22.
Power Priority / 2P-PCUT Disable Register Field Descriptions
10.6.2.18
TIMING CONFIGURATION Register
Table 24.
TIMING CONFIGURATION Register Field Descriptions
10.6.2.19
GENERAL MASK Register
Table 25.
GENERAL MASK Register Field Descriptions
10.6.2.20
DETECT/CLASS RESTART Register
Table 27.
DETECT/CLASS RESTART Register Field Descriptions
10.6.2.21
POWER ENABLE Register
Table 28.
POWER ENABLE Register Field Descriptions
10.6.2.22
RESET Register
Table 32.
RESET Register Field Descriptions
10.6.2.23
ID Register
Table 34.
ID Register Field Descriptions
10.6.2.24
Connection Check and Auto Class Status Register
Table 35.
Connection Check and Auto Class Field Descriptions
10.6.2.25
2-Pair Police Ch-1 Configuration Register
10.6.2.26
2-Pair Police Ch-2 Configuration Register
10.6.2.27
2-Pair Police Ch-3 Configuration Register
10.6.2.28
2-Pair Police Ch-4 Configuration Register
Table 36.
2-Pair Policing Register Fields Descriptions
10.6.2.29
Capacitance (Legacy PD) Detection
Table 39.
Capacitance Detection Register Field Descriptions
10.6.2.30
Power-on Fault Register
Table 40.
Power-on Fault Register Field Descriptions
10.6.2.31
PORT RE-MAPPING Register
Table 41.
PORT RE-MAPPING Register Field Descriptions
10.6.2.32
Channels 1 and 2 Multi Bit Priority Register
10.6.2.33
Channels 3 and 4 Multi Bit Priority Register
Table 42.
Channels n MBP Register Field Descriptions
10.6.2.34
4-Pair Wired and Port Power Allocation Register
Table 44.
4-Pair Wired and Power Allocation Register Field Descriptions
10.6.2.35
4-Pair Police Ch-1 and 2 Configuration Register
10.6.2.36
4-Pair Police Ch-3 and 4 Configuration Register
Table 46.
4-Pair Police Register Field Descriptions
10.6.2.37
TEMPERATURE Register
Table 48.
TEMPERATURE Register Field Descriptions
10.6.2.38
4-Pair Fault Configuration Register
Table 49.
4-Pair Fault Register Field Descriptions
10.6.2.39
INPUT VOLTAGE Register
Table 50.
INPUT VOLTAGE Register Field Descriptions
10.6.2.40
CHANNEL 1 CURRENT Register
10.6.2.41
CHANNEL 2 CURRENT Register
10.6.2.42
CHANNEL 3 CURRENT Register
10.6.2.43
CHANNEL 4 CURRENT Register
Table 51.
CHANNEL n CURRENT Register Field Descriptions
10.6.2.44
CHANNEL 1 VOLTAGE Register
10.6.2.45
CHANNEL 2 VOLTAGE Register
10.6.2.46
CHANNEL 3 VOLTAGE Register
10.6.2.47
CHANNEL 4 VOLTAGE Register
Table 52.
CHANNEL n VOLTAGE Register Field Descriptions
10.6.2.48
2x FOLDBACK SELECTION Register
Table 53.
2x FOLDBACK SELECTION Register Field Descriptions
10.6.2.49
FIRMWARE REVISION Register
Table 54.
FIRMWARE REVISION Register Field Descriptions
10.6.2.50
I2C WATCHDOG Register
Table 55.
I2C WATCHDOG Register Field Descriptions
10.6.2.51
DEVICE ID Register
Table 57.
DEVICE ID Register Field Descriptions
10.6.2.52
CHANNEL 1 DETECT RESISTANCE Register
10.6.2.53
CHANNEL 2 DETECT RESISTANCE Register
10.6.2.54
CHANNEL 3 DETECT RESISTANCE Register
10.6.2.55
CHANNEL 4 DETECT RESISTANCE Register
Table 58.
DETECT RESISTANCE Register Fields Descriptions
10.6.2.56
CHANNEL 1 DETECT CAPACITANCE Register
10.6.2.57
CHANNEL 2 DETECT CAPACITANCE Register
10.6.2.58
CHANNEL 3 DETECT CAPACITANCE Register
10.6.2.59
CHANNEL 4 DETECT CAPACITANCE Register
Table 59.
DETECT CAPACITANCE Register Fields Descriptions
10.6.2.60
CHANNEL 1 ASSIGNED CLASS Register
10.6.2.61
CHANNEL 2 ASSIGNED CLASS Register
10.6.2.62
CHANNEL 3 ASSIGNED CLASS Register
10.6.2.63
CHANNEL 4 ASSIGNED CLASS Register
Table 60.
CHANNEL n ASSIGNED CLASS Register Field Descriptions
10.6.2.64
AUTO CLASS CONTROL Register
Table 63.
AUTO CLASS CONTROL Register Field Descriptions
10.6.2.65
CHANNEL 1 AUTO CLASS POWER Register
10.6.2.66
CHANNEL 2 AUTO CLASS POWER Register
10.6.2.67
CHANNEL 3 AUTO CLASS POWER Register
10.6.2.68
CHANNEL 4 AUTO CLASS POWER Register
Table 65.
AUTO CLASS POWER Register Fields Descriptions
10.6.2.69
ALTERNATIVE FOLDBACK Register
Table 66.
ALTERNATIVE FOLDBACK Register Field Descriptions
10.6.2.70
SRAM CONTROL Register
Table 67.
SRAM CONTROL Register Field Descriptions
10.6.2.71
SRAM START ADDRESS (LSB) Register
10.6.2.72
SRAM START ADDRESS (MSB) Register
Table 68.
SRAM START ADDRESS Register Field Descriptions
11
Application and Implementation
11.1
Application Information
11.1.1
Autonomous Operation
11.1.2
Introduction to PoE
11.1.2.1
2-Pair Versus 4-Pair Power and the New IEEE802.3bt Standard
11.1.3
SRAM Programming
11.2
Typical Application
11.2.1
Design Requirements
11.2.2
Detailed Design Procedure
11.2.2.1
Connections on Unused Channels
11.2.2.2
Power Pin Bypass Capacitors
11.2.2.3
Per Port Components
11.2.2.4
System Level Components (not shown in the schematic diagrams)
11.2.3
Application Curves
12
Power Supply Recommendations
12.1
VDD
12.2
VPWR
13
Layout
13.1
Layout Guidelines
13.1.1
Kelvin Current Sensing Resistors
13.2
Layout Example
13.2.1
Component Placement and Routing Guidelines
13.2.1.1
Power Pin Bypass Capacitors
13.2.1.2
Per-Port Components
14
デバイスおよびドキュメントのサポート
14.1
ドキュメントのサポート
14.1.1
関連資料
14.2
ドキュメントの更新通知を受け取る方法
14.3
サポート・リソース
14.4
商標
14.5
静電気放電に関する注意事項
14.6
Glossary
15
メカニカル、パッケージ、および注文情報
パッケージ・オプション
メカニカル・データ(パッケージ|ピン)
RTQ|56
MPQF168D
サーマルパッド・メカニカル・データ
RTQ|56
QFND490A
発注情報
jajshi3c_oa
jajshi3c_pm
8
Specifications