JAJSD40A March 2017 – September 2021 TPS3851-Q1
PRODUCTION DATA
When the voltage on VDD is less than VDD(min), and greater than or equal to VPOR, the RESET signal is asserted (logic low). When RESET is asserted, the watchdog output WDO is in a high-impedance state regardless of the WDI signal that is input to the device.