JAJSD40A March 2017 – September 2021 TPS3851-Q1
PRODUCTION DATA
Figure 8-4 shows the TPS3851-Q1 using an open-drain configuration for the RESET circuit. When the FET is off, the resistor pulls the drain of the transistor to VDD and when the FET is turned on, the FET attempts to pull the drain to ground, thus creating an effective resistor divider. The resistors in this divider must be chosen to ensure that VOL is below the maximum value. To choose the proper pullup resistor, there are three key specifications to keep in mind: the pullup voltage (VPU), the recommended maximum RESET pin current (IRESET), and VOL. The maximum VOL is 0.4 V, meaning that the effective resistor divider created must be able to bring the voltage on the reset pin below 0.4 V with IRESET kept below 10 mA. For this example, with a VPU of 1.8 V, a resistor must be chosen to keep IRESET below 50 μA because this value is the maximum consumption current allowed. To ensure this specification is met, a pullup resistor value of 100 kΩ was selected, which sinks a maximum of 18 μA when RESET or WDO is asserted. As illustrated in Figure 6-13, the RESET current is at 18 μA and the low-level output voltage is approximately zero.