JAJSLH4B
April 2021 – January 2024
TPS3899-Q1
PRODUCTION DATA
1
1
特長
2
アプリケーション
3
概要
4
Device Nomenclature
5
Pin Configuration and Functions
6
Specifications
6.1
Absolute Maximum Ratings
6.2
ESD Ratings
6.3
Recommended Operating Conditions
6.4
Thermal Information
6.5
Electrical Characteristics
6.6
Timing Requirements
6.7
Timing Diagrams
6.8
Typical Characteristics
7
Detailed Description
7.1
Overview
7.2
Functional Block Diagram
7.3
Feature Description
7.3.1
VDD Hysteresis
7.3.2
User-Programmable Sense and Reset Time Delay
7.3.3
RESET/RESET Output
7.3.4
SENSE Input
7.3.4.1
Immunity to SENSE Pin Voltage Transients
7.4
Device Functional Modes
7.4.1
Normal Operation (VDD > VDD(min))
7.4.2
Above Power-On-Reset But Less Than VDD(min) (VPOR < VDD < VDD(min))
7.4.3
Below Power-On-Reset (VDD < VPOR)
8
Application and Implementation
8.1
Application Information
8.2
Typical Application
8.2.1
Design 1: Dual Rail Monitoring with Power-Up Sequencing
8.2.1.1
Design Requirements
8.2.1.2
Detailed Design Procedure
8.3
Application Curves
8.4
Power Supply Recommendations
8.5
Layout
8.5.1
Layout Guidelines
8.5.2
Layout Example
9
Device and Documentation Support
9.1
Device Support
9.1.1
Device Nomenclature
9.2
Receiving Notification of Documentation Updates
9.3
サポート・リソース
9.4
Trademarks
9.5
静電気放電に関する注意事項
9.6
用語集
10
Revision History
11
Mechanical, Packaging, and Orderable Information
パッケージ・オプション
メカニカル・データ(パッケージ|ピン)
DSE|6
MPDS287A
サーマルパッド・メカニカル・データ
発注情報
jajslh4b_oa
jajslh4b_pm
6
Specifications