JAJSOH5D November   2022  – November 2023 TPS389C03-Q1

PRODUCTION DATA  

  1.   1
  2. 特長
  3. アプリケーション
  4. 概要
  5. Device Comparison
  6. Pin Configuration and Functions
  7. Specifications
    1. 6.1 Absolute Maximum Ratings
    2. 6.2 ESD Ratings
    3. 6.3 Recommended Operating Conditions
    4. 6.4 Thermal Information
    5. 6.5 Electrical Characteristics
    6. 6.6 Timing Requirements
  8. Detailed Description
    1. 7.1 Overview
    2. 7.2 Functional Block Diagram
    3. 7.3 Feature Description
      1. 7.3.1  I2C
      2. 7.3.2  Maskable Interrupt (AMSK)
      3. 7.3.3  VDD
      4. 7.3.4  MON
      5. 7.3.5  NRST
      6. 7.3.6  NIRQ
      7. 7.3.7  ADC
      8. 7.3.8  Packet Error Checking (PEC)
      9. 7.3.9  Q&A Watchdog
        1. 7.3.9.1 Question and Token Generation
        2. 7.3.9.2 Q&A Watchdog Open and Close Window Delay
        3. 7.3.9.3 Q&A Watchdog Status Register
        4. 7.3.9.4 Q&A Watchdog Timing
        5. 7.3.9.5 Q&A Watchdog State Machine and Test Program
      10. 7.3.10 Error Signal Monitoring (ESM)
        1. 7.3.10.1 ESM Timing
    4. 7.4 Device Functional Modes
      1. 7.4.1 Built-In Self Test and Configuration Load
        1. 7.4.1.1 Notes on BIST Execution
      2. 7.4.2 TPS389C03-Q1 Power ON
  9. Register Maps
    1. 8.1 Registers Overview
      1. 8.1.1 BANK0 Registers
      2. 8.1.2 BANK1 Registers
  10. Application and Implementation
    1. 9.1 Application Information
    2. 9.2 Typical Application
      1. 9.2.1 Automotive Multichannel Sequencer and Monitor
      2. 9.2.2 Design Requirements
      3. 9.2.3 Detailed Design Procedure
      4. 9.2.4 Application Curves
    3. 9.3 Power Supply Recommendations
      1. 9.3.1 Power Supply Guidelines
    4. 9.4 Layout
      1. 9.4.1 Layout Guidelines
      2. 9.4.2 Layout Example
  11. 10Device and Documentation Support
    1. 10.1 Device Nomenclature
    2. 10.2 Documentation Support
    3. 10.3 ドキュメントの更新通知を受け取る方法
    4. 10.4 サポート・リソース
    5. 10.5 Trademarks
    6. 10.6 静電気放電に関する注意事項
    7. 10.7 用語集
  12. 11Revision History
  13. 12Mechanical, Packaging, and Orderable Information

パッケージ・オプション

メカニカル・データ(パッケージ|ピン)
サーマルパッド・メカニカル・データ
発注情報

BANK1 Registers

Table 8-26 lists the memory-mapped registers for the BANK1 registers. All register offset addresses not listed in Table 8-26 should be considered as reserved locations and the register contents should not be modified.

Table 8-26 BANK1 Registers
OffsetAcronymRegister NameSection
10hVMON_CTLVMON device control register.Go
11hVMON_MISCMiscellaneous VMON configurations.Go
12hTEST_CFGBuilt-In Self Test (BIST) execution configuration.Go
13hIEN_UVHFHigh Frequency channel Under-Voltage Interrupt Enable registerGo
14hIEN_UVLFLow Frequency channel Under-Voltage Interrupt Enable register.Go
15hIEN_OVHFHigh Frequency channel Over-Voltage Interrupt Enable register.Go
16hIEN_OVLFLow Frequency channel Over-Voltage Interrupt Enable register.Go
1BhIEN_CONTROLControl and Communication Fault Interrupt Enable register.Go
1ChIEN_TESTInternal Test and Configuration Load Fault Interrupt Enable registerGo
1DhIEN_VENDORVendor Specific Internal Interrupt Enable register.Go
1EhMON_CH_ENChannel Voltage Monitoring Enable.Go
1FhVRANGE_MULTChannel Voltage Monitoring Range/Scaling.Go
30hUV_HF[2]Channel 2 High Frequency channel Under-Voltage threshold.Go
31hOV_HF[2]Channel 2 High Frequency channel Over-Voltage threshold.Go
32hUV_LF[2]Channel 2 Low Frequency channel Under-Voltage threshold.Go
33hOV_LF[2]Channel 2 Low Frequency channel Over-Voltage threshold.Go
34hFLT_HF[2]Channel 2 UV and OV debouncing for High Frequency thresholds comparator output.Go
35hFC_LF[2]Channel 2 Low Frequency Path G(s) Cutoff Frequency (-3 dB point). The register changes the filter properties of the programmable LPF such that the total frequency response G(s) meets these cutoff frequencies.Go
40hUV_HF[3]Channel 3 High Frequency channel Under-Voltage threshold.Go
41hOV_HF[3]Channel 3 High Frequency channel Over-Voltage threshold.Go
42hUV_LF[3]Channel 3 Low Frequency channel Under-Voltage threshold.Go
43hOV_LF[3]Channel 3 Low Frequency channel Over-Voltage threshold.Go
44hFLT_HF[3]Channel 3 UV and OV debouncing for High Frequency thresholds comparator output.Go
45hFC_LF[3]Channel 3 Low Frequency Path G(s) Cutoff Frequency (-3 dB point). The register changes the filter properties of the programmable LPF such that the total frequency response G(s) meets these cutoff frequencies.Go
50hUV_HF[4]Channel 4 High Frequency channel Under-Voltage threshold.Go
51hOV_HF[4]Channel 4 High Frequency channel Over-Voltage threshold.Go
52hUV_LF[4]Channel 4 Low Frequency channel Under-Voltage threshold.Go
53hOV_LF[4]Channel 4 Low Frequency channel Over-Voltage threshold.Go
54hFLT_HF[4]Channel 4 UV and OV debouncing for High Frequency thresholds comparator output.Go
55hFC_LF[4]Channel 4 Low Frequency Path G(s) Cutoff Frequency (-3 dB point). The register changes the filter properties of the programmable LPF such that the total frequency response G(s) meets these cutoff frequencies.Go
9EhESMESM threshold time for asserting a fault.Go
9FhTI_CONTROLManual BIST/WD EN/Manual Reset via I2C/ESM deglitch/Reset delayGo
A1hAMSK_ONAuto-mask UVLF, UVHF, and OVHF interrupts on power up transitions.Go
A2hAMSK_OFFAuto-mask UVLF, UVHF, and OVHF interrupts on power down transitions.Go
A5hSEQ_TOUT_MSBTimeout for UV faults during powerup and power down.Go
A6hSEQ_TOUT_LSBTimeout for UV faults during powerup and power down.Go
A8hSEQ_UP_THLDThreshold at which AMSK is released (VMON considered on) for power up.Go
A9hSEQ_DN_THLDThreshold at which AMSK is released (VMON considered off) for power down.Go
AAhWDT_CFGMax violation count for WD and Delay multiplier for Start Up Window.Go
ABhWDT_CLOSEClose Window Time.Go
AChWDT_OPENOpen Window Time.Go
ADhWDT_QA_CFGFeedback/Poly/Seed for Watchdog.Go
AEhWDT_ANSWERAnswer for the Watchdog.Go
F0hBANK_SELBank Select.Go

Complex bit access types are encoded to fit into small table cells. Table 8-27 shows the codes that are used for access types in this section.

Table 8-27 BANK1 Access Type Codes
Access TypeCodeDescription
Read Type
RRRead
Write Type
WWWrite
Reset or Default Value
-nValue after reset or the default value

8.1.2.1 VMON_CTL Register (Offset = 10h) [Default = 20h]

VMON_CTL is shown in Table 8-28.

Return to the Summary Table.

VMON device control register.

Table 8-28 VMON_CTL Register Field Descriptions
BitFieldTypeDefaultDescription
7-5RSVDR/W1h RSVD
4FORCE_WDO_LOWR/W0h Force assertion of WDO
3RESET_PROTR/W0h Reset_Prot = read 0, write 1 to clear Protection registers
2-1RSVDR/W0h RSVD
0FORCE_NIRQ_LOWR/W0h Force assertion of NIRQ

8.1.2.2 VMON_MISC Register (Offset = 11h) [Default = X]

VMON_MISC is shown in Table 8-29.

Return to the Summary Table.

Miscellaneous VMON configurations.

Table 8-29 VMON_MISC Register Field Descriptions
BitFieldTypeDefaultDescription
7RSVDR/WX RSVD
6-4WDO_DLY[2:0]R/WX WDO_Delay (not applicable for latched WDO)
3-2RSVDR/WX RSVD
1REQ_PECR/WX Require PEC.
0 = PEC not required
1 = PEC required
0EN_PECR/WX Enable PEC.
0 = PEC not enabled
1 = PEC enabled

8.1.2.3 TEST_CFG Register (Offset = 12h) [Default = X]

TEST_CFG is shown in Table 8-30.

Return to the Summary Table.

Built-In Self Test (BIST) execution configuration.

Table 8-30 TEST_CFG Register Field Descriptions
BitFieldTypeDefaultDescription
7-3RSVDR/WX RSVD
2AT_SHDNR/WX Run BIST at SHDN
1AT_POR[1]R/WX Run BIST at POR, 2nd bit for redundancy
0AT_POR[0]R/WX Run BIST at POR

8.1.2.4 IEN_UVHF Register (Offset = 13h) [Default = X]

IEN_UVHF is shown in Table 8-31.

Return to the Summary Table.

High Frequency channel Under-Voltage Interrupt Enable register

Table 8-31 IEN_UVHF Register Field Descriptions
BitFieldTypeDefaultDescription
7-4RSVDR/WX RSVD
3MON[4]R/WX enabling uvhf for channel 4,
Disable=0,
Enable=1
2MON[3]R/WX enabling uvhf for channel 3,
Disable=0,
Enable=1
1MON[2]R/WX enabling uvhf for channel 2,
Disable=0,
Enable=1
0RSVDR/WX RSVD

8.1.2.5 IEN_UVLF Register (Offset = 14h) [Default = X]

IEN_UVLF is shown in Table 8-32.

Return to the Summary Table.

Low Frequency channel Under-Voltage Interrupt Enable register.

Table 8-32 IEN_UVLF Register Field Descriptions
BitFieldTypeDefaultDescription
7-4RSVDR/WX RSVD
3MON[4]R/WX enabling uvlf for channel 4,
Disable=0,
Enable=1
2MON[3]R/WX enabling uvlf for channel 3,
Disable=0,
Enable=1
1MON[2]R/WX enabling uvlf for channel 2,
Disable=0,
Enable=1
0RSVDR/WX RSVD

8.1.2.6 IEN_OVHF Register (Offset = 15h) [Default = X]

IEN_OVHF is shown in Table 8-33.

Return to the Summary Table.

High Frequency channel Over-Voltage Interrupt Enable register.

Table 8-33 IEN_OVHF Register Field Descriptions
BitFieldTypeDefaultDescription
7-4RSVDR/WX RSVD
3MON[4]R/WX enabling ovhf for channel 4,
Disable=0,
Enable=1
2MON[3]R/WX enabling ovhf for channel 3,
Disable=0,
Enable=1
1MON[2]R/WX enabling ovhf for channel 2,
Disable=0,
Enable=1
0RSVDR/WX RSVD

8.1.2.7 IEN_OVLF Register (Offset = 16h) [Default = X]

IEN_OVLF is shown in Table 8-34.

Return to the Summary Table.

Low Frequency channel Over-Voltage Interrupt Enable register.

Table 8-34 IEN_OVLF Register Field Descriptions
BitFieldTypeDefaultDescription
7-4RSVDR/WX RSVD
3MON[4]R/WX enabling ovlf for channel 4,
Disable=0,
Enable=1
2MON[3]R/WX enabling ovlf for channel 3,
Disable=0,
Enable=1
1MON[2]R/WX enabling ovlf for channel 2,
Disable=0,
Enable=1
0RSVDR/WX RSVD

8.1.2.8 IEN_CONTROL Register (Offset = 1Bh) [Default = X]

IEN_CONTROL is shown in Table 8-35.

Return to the Summary Table.

Control and Communication Fault Interrupt Enable register.

Table 8-35 IEN_CONTROL Register Field Descriptions
BitFieldTypeDefaultDescription
7-5RSVDR/WX RSVD
4RT_CRC_IntR/WX Register Run time CRC error Interrupt.
Disable=0,
Enable = 1
3RSVDR/WX RSVD
2TSD_INTR/WX Thermal shutdown Interrupt.
Disable=0,
Enable = 1
1RSVDR/WX RSVD
0PEC_INTR/WX PEC Error Interrupt.
Disable=0,
Enable = 1

8.1.2.9 IEN_TEST Register (Offset = 1Ch) [Default = X]

IEN_TEST is shown in Table 8-36.

Return to the Summary Table.

Internal Test and Configuration Load Fault Interrupt Enable register

Table 8-36 IEN_TEST Register Field Descriptions
BitFieldTypeDefaultDescription
7-4RSVDR/WX RSVD
3ECC_SECR/WX SEC Error Interrupt.
Disable=0,
Enable = 1
2RSVDR/WX RSVD
1BIST_Complete_INTR/WX BIST complete Interrupt.
Disable=0,
Enable = 1
0BIST_Fail_INTR/WX BIST Fail Interrupt.
Disable=0,
Enable = 1

8.1.2.10 IEN_VENDOR Register (Offset = 1Dh) [Default = X]

IEN_VENDOR is shown in Table 8-37.

Return to the Summary Table.

Vendor Specific Internal Interrupt Enable register.

Table 8-37 IEN_VENDOR Register Field Descriptions
BitFieldTypeDefaultDescription
7-6RSVDR/WX RSVD
5NRST_MISMATCHR/WX NRST mismatch Interrupt.
Disable=0,
Enable = 1
4ESM_TO_WDOR/WX Maps ESM fault to WDO.
Not mapped=0
Mapped = 1
3ESM_TO_NIRQR/WX Maps ESM fault to NIRQ.
Not mapped=0
Mapped = 1
2WDT_TO_NIRQR/WX Maps Watchdog fault to NIRQ.
Not mapped=0
Mapped = 1
1ESM_TO_NRSTR/WX Maps ESM fault to NRST.
Not mapped=0
Mapped = 1
0WDT_TO_NRSTR/WX Maps Watchdog fault to NRST.
Not mapped=0
Mapped = 1

8.1.2.11 MON_CH_EN Register (Offset = 1Eh) [Default = X]

MON_CH_EN is shown in Table 8-38.

Return to the Summary Table.

Channel Voltage Monitoring Enable.

Table 8-38 MON_CH_EN Register Field Descriptions
BitFieldTypeDefaultDescription
7-4RSVDR/WX RSVD
3MON[4]R/WX Enables channel 4 monitoring.
Enabled = 1,
Disabled = 0
2MON[3]R/WX Enables channel 3 monitoring.
Enabled = 1,
Disabled = 0
1MON[2]R/WX Enables channel 2 monitoring.
Enabled = 1,
Disabled = 0
0RSVDR/WX RSVD

8.1.2.12 VRANGE_MULT Register (Offset = 1Fh) [Default = X]

VRANGE_MULT is shown in Table 8-39.

Return to the Summary Table.

Channel Voltage Monitoring Range/Scaling.

Table 8-39 VRANGE_MULT Register Field Descriptions
BitFieldTypeDefaultDescription
7-4RSVDR/WX RSVD
3MON[4]R/WX Scalar for MON_4.
1x =0,
4x = 1
2MON[3]R/WX Scalar for MON_3.
1x =0,
4x = 1
1MON[2]R/WX Scalar for MON_2.
1x =0,
4x = 1
0RSVDR/WX RSVD

8.1.2.13 UV_HF[2] Register (Offset = 30h) [Default = X]

UV_HF[2] is shown in Table 8-40.

Return to the Summary Table.

Channel 2 High Frequency channel Under-Voltage threshold.

Table 8-40 UV_HF[2] Register Field Descriptions
BitFieldTypeDefaultDescription
7-0THRESHOLD[7:0]R/WX Undervoltage threshold for High Frequency component of monitored channel.
The 8-bit value interpretation depends on the scaling setting in register VRANGE_MULT.
With scaling = 1x, the 8-bit value represents the range 0.2 V to 1.475
V with 1 LSB = 5 mV.
With scaling = 4x, the 8-bit value represents the range 0.8 Vto 5.9 V with 1 LSB = 20 mV.

8.1.2.14 OV_HF[2] Register (Offset = 31h) [Default = X]

OV_HF[2] is shown in Table 8-41.

Return to the Summary Table.

Channel 2 High Frequency channel Over-Voltage threshold.

Table 8-41 OV_HF[2] Register Field Descriptions
BitFieldTypeDefaultDescription
7-0THRESHOLD[7:0]R/WX Overvoltage threshold for High Frequency component of monitored channel.
The 8-bit value interpretation depends on the scaling setting in register VRANGE_MULT.
With scaling = 1x, the 8-bit value represents the range 0.2 V to 1.475
V with 1 LSB = 5 mV.
With scaling = 4x, the 8-bit value represents the range 0.8 Vto 5.9 V with 1 LSB = 20 mV.

8.1.2.15 UV_LF[2] Register (Offset = 32h) [Default = X]

UV_LF[2] is shown in Table 8-42.

Return to the Summary Table.

Channel 2 Low Frequency channel Under-Voltage threshold.

Table 8-42 UV_LF[2] Register Field Descriptions
BitFieldTypeDefaultDescription
7-0THRESHOLD[7:0]R/WX Undervoltage threshold for Low Frequency component of monitored channel.
The 8-bit value interpretation depends on the scaling setting in register VRANGE_MULT.
With scaling = 1x, the 8-bit value represents the range 0.2 V to 1.475
V with 1 LSB = 5 mV.
With scaling = 4x, the 8-bit value represents the range 0.8 Vto 5.9 V with 1 LSB = 20 mV.

8.1.2.16 OV_LF[2] Register (Offset = 33h) [Default = X]

OV_LF[2] is shown in Table 8-43.

Return to the Summary Table.

Channel 2 Low Frequency channel Over-Voltage threshold.

Table 8-43 OV_LF[2] Register Field Descriptions
BitFieldTypeDefaultDescription
7-0THRESHOLD[7:0]R/WX Overvoltage threshold for Low Frequency component of monitored channel.
The 8-bit value interpretation depends on the scaling setting in register VRANGE_MULT.
With scaling = 1x, the 8-bit value represents the range 0.2 V to 1.475
V with 1 LSB = 5 mV.
With scaling = 4x, the 8-bit value represents the range 0.8 Vto 5.9 V with 1 LSB = 20 mV.

8.1.2.17 FLT_HF[2] Register (Offset = 34h) [Default = X]

FLT_HF[2] is shown in Table 8-44.

Return to the Summary Table.

Channel 2 UV and OV debouncing for High Frequency thresholds comparator output.

Table 8-44 FLT_HF[2] Register Field Descriptions
BitFieldTypeDefaultDescription
7-4OV_DEB[3:0]R/WX Overvoltage comparator output debounce time (dont assert until output is stable for debounce time) for High Frequency monitoring path.
0000b = 0.1 µs 1000b = 25.6 µs
0001b = 0.2 µs 1001b = 51.2 µs
0010b = 0.4 µs 1010b = 102.4 µs
0011b = 0.8 µs 1011b = 102.4 µs
0100b = 1.6 µs 1100b = 102.4 µs
0101b = 3.2 µs 1101b = 102.4 µs
0110b = 6.4 µs 1110b = 102.4 µs
0111b = 12.8 µs 1111b = 102.4 µs
3-0UV_DEB[3:0]R/WX Undervoltage comparator output debounce time (dont assert until output is stable for debounce time) for High Frequency monitoring path.
0000b = 0.1 µs 1000b = 25.6 µs
0001b = 0.2 µs 1001b = 51.2 µs
0010b = 0.4 µs 1010b = 102.4 µs
0011b = 0.8 µs 1011b = 102.4 µs
0100b = 1.6 µs 1100b = 102.4 µs
0101b = 3.2 µs 1101b = 102.4 µs
0110b = 6.4 µs 1110b = 102.4 µs
0111b = 12.8 µs 1111b = 102.4 µs

8.1.2.18 FC_LF[2] Register (Offset = 35h) [Default = X]

FC_LF[2] is shown in Table 8-45.

Return to the Summary Table.

Channel 2 Low Frequency Path G(s) Cutoff Frequency (-3 dB point). The register changes the filter properties of the programmable LPF such that the total frequency response G(s) meets these cutoff frequencies.

Table 8-45 FC_LF[2] Register Field Descriptions
BitFieldTypeDefaultDescription
7-5RSVDR/WX RSVD
4ovhf_to_nrstR/WX Maps Channel 2 ovhf fault to NRST
Not mapped = 0,
Mapped = 1
3uvhf_to_nrstR/WX Maps Channel 2 uvhf fault to NRST
Not mapped = 0,
Mapped = 1
2-0Cut_off_Freq[2:0]R/WX Channel 2 Cut of frequency for LF faults filter
000 =Invalid
001 =Invalid
010 =250Hz
011 = 500Hz
100 = 1kHz
101 = 2kHz
110 =4kHz
111 = Invalid

8.1.2.19 UV_HF[3] Register (Offset = 40h) [Default = X]

UV_HF[3] is shown in Table 8-46.

Return to the Summary Table.

Channel 3 High Frequency channel Under-Voltage threshold.

Table 8-46 UV_HF[3] Register Field Descriptions
BitFieldTypeDefaultDescription
7-0THRESHOLD[7:0]R/WX Undervoltage threshold for High Frequency component of monitored channel.
The 8-bit value interpretation depends on the scaling setting in register VRANGE_MULT.
With scaling = 1x, the 8-bit value represents the range 0.2 V to 1.475
V with 1 LSB = 5 mV.
With scaling = 4x, the 8-bit value represents the range 0.8 Vto 5.9 V with 1 LSB = 20 mV.

8.1.2.20 OV_HF[3] Register (Offset = 41h) [Default = X]

OV_HF[3] is shown in Table 8-47.

Return to the Summary Table.

Channel 3 High Frequency channel Over-Voltage threshold.

Table 8-47 OV_HF[3] Register Field Descriptions
BitFieldTypeDefaultDescription
7-0THRESHOLD[7:0]R/WX Overvoltage threshold for High Frequency component of monitored channel.
The 8-bit value interpretation depends on the scaling setting in register VRANGE_MULT.
With scaling = 1x, the 8-bit value represents the range 0.2 V to 1.475
V with 1 LSB = 5 mV.
With scaling = 4x, the 8-bit value represents the range 0.8 Vto 5.9 V with 1 LSB = 20 mV.

8.1.2.21 UV_LF[3] Register (Offset = 42h) [Default = X]

UV_LF[3] is shown in Table 8-48.

Return to the Summary Table.

Channel 3 Low Frequency channel Under-Voltage threshold.

Table 8-48 UV_LF[3] Register Field Descriptions
BitFieldTypeDefaultDescription
7-0THRESHOLD[7:0]R/WX Undervoltage threshold for Low Frequency component of monitored channel.
The 8-bit value interpretation depends on the scaling setting in register VRANGE_MULT.
With scaling = 1x, the 8-bit value represents the range 0.2 V to 1.475
V with 1 LSB = 5 mV.
With scaling = 4x, the 8-bit value represents the range 0.8 Vto 5.9 V with 1 LSB = 20 mV.

8.1.2.22 OV_LF[3] Register (Offset = 43h) [Default = X]

OV_LF[3] is shown in Table 8-49.

Return to the Summary Table.

Channel 3 Low Frequency channel Over-Voltage threshold.

Table 8-49 OV_LF[3] Register Field Descriptions
BitFieldTypeDefaultDescription
7-0THRESHOLD[7:0]R/WX Overvoltage threshold for Low Frequency component of monitored channel.
The 8-bit value interpretation depends on the scaling setting in register VRANGE_MULT.
With scaling = 1x, the 8-bit value represents the range 0.2 V to 1.475
V with 1 LSB = 5 mV.
With scaling = 4x, the 8-bit value represents the range 0.8 Vto 5.9 V with 1 LSB = 20 mV.

8.1.2.23 FLT_HF[3] Register (Offset = 44h) [Default = X]

FLT_HF[3] is shown in Table 8-50.

Return to the Summary Table.

Channel 3 UV and OV debouncing for High Frequency thresholds comparator output.

Table 8-50 FLT_HF[3] Register Field Descriptions
BitFieldTypeDefaultDescription
7-4OV_DEB[3:0]R/WX Overvoltage comparator output debounce time (dont assert until output is stable for debounce time) for High Frequency monitoring path.
0000b = 0.1 µs 1000b = 25.6 µs
0001b = 0.2 µs 1001b = 51.2 µs
0010b = 0.4 µs 1010b = 102.4 µs
0011b = 0.8 µs 1011b = 102.4 µs
0100b = 1.6 µs 1100b = 102.4 µs
0101b = 3.2 µs 1101b = 102.4 µs
0110b = 6.4 µs 1110b = 102.4 µs
0111b = 12.8 µs 1111b = 102.4 µs
3-0UV_DEB[3:0]R/WX Undervoltage comparator output debounce time (dont assert until output is stable for debounce time) for High Frequency monitoring path.
0000b = 0.1 µs 1000b = 25.6 µs
0001b = 0.2 µs 1001b = 51.2 µs
0010b = 0.4 µs 1010b = 102.4 µs
0011b = 0.8 µs 1011b = 102.4 µs
0100b = 1.6 µs 1100b = 102.4 µs
0101b = 3.2 µs 1101b = 102.4 µs
0110b = 6.4 µs 1110b = 102.4 µs
0111b = 12.8 µs 1111b = 102.4 µs

8.1.2.24 FC_LF[3] Register (Offset = 45h) [Default = X]

FC_LF[3] is shown in Table 8-51.

Return to the Summary Table.

Channel 3 Low Frequency Path G(s) Cutoff Frequency (-3 dB point). The register changes the filter properties of the programmable LPF such that the total frequency response G(s) meets these cutoff frequencies.

Table 8-51 FC_LF[3] Register Field Descriptions
BitFieldTypeDefaultDescription
7-5RSVDR/WX RSVD
4ovhf_to_nrstR/WX Maps Channel 3 ovhf fault to NRST
Not mapped = 0,
Mapped = 1
3uvhf_to_nrstR/WX Maps Channel 3 uvhf fault to NRST
Not mapped = 0,
Mapped = 1
2-0Cut_off_Freq[2:0]R/WX Channel 3 Cut of frequency for LF faults filter
000 =Invalid
001 =Invalid
010 =250Hz
011 = 500Hz
100 = 1kHz
101 = 2kHz
110 =4kHz
111 = Invalid

8.1.2.25 UV_HF[4] Register (Offset = 50h) [Default = X]

UV_HF[4] is shown in Table 8-52.

Return to the Summary Table.

Channel 4 High Frequency channel Under-Voltage threshold.

Table 8-52 UV_HF[4] Register Field Descriptions
BitFieldTypeDefaultDescription
7-0THRESHOLD[7:0]R/WX Undervoltage threshold for High Frequency component of monitored channel.
The 8-bit value interpretation depends on the scaling setting in register VRANGE_MULT.
With scaling = 1x, the 8-bit value represents the range 0.2 V to 1.475
V with 1 LSB = 5 mV.
With scaling = 4x, the 8-bit value represents the range 0.8 Vto 5.9 V with 1 LSB = 20 mV.

8.1.2.26 OV_HF[4] Register (Offset = 51h) [Default = X]

OV_HF[4] is shown in Table 8-53.

Return to the Summary Table.

Channel 4 High Frequency channel Over-Voltage threshold.

Table 8-53 OV_HF[4] Register Field Descriptions
BitFieldTypeDefaultDescription
7-0THRESHOLD[7:0]R/WX Overvoltage threshold for High Frequency component of monitored channel.
The 8-bit value interpretation depends on the scaling setting in register VRANGE_MULT.
With scaling = 1x, the 8-bit value represents the range 0.2 V to 1.475
V with 1 LSB = 5 mV.
With scaling = 4x, the 8-bit value represents the range 0.8 Vto 5.9 V with 1 LSB = 20 mV.

8.1.2.27 UV_LF[4] Register (Offset = 52h) [Default = X]

UV_LF[4] is shown in Table 8-54.

Return to the Summary Table.

Channel 4 Low Frequency channel Under-Voltage threshold.

Table 8-54 UV_LF[4] Register Field Descriptions
BitFieldTypeDefaultDescription
7-0THRESHOLD[7:0]R/WX Undervoltage threshold for Low Frequency component of monitored channel.
The 8-bit value interpretation depends on the scaling setting in register VRANGE_MULT.
With scaling = 1x, the 8-bit value represents the range 0.2 V to 1.475
V with 1 LSB = 5 mV.
With scaling = 4x, the 8-bit value represents the range 0.8 Vto 5.9 V with 1 LSB = 20 mV.

8.1.2.28 OV_LF[4] Register (Offset = 53h) [Default = X]

OV_LF[4] is shown in Table 8-55.

Return to the Summary Table.

Channel 4 Low Frequency channel Over-Voltage threshold.

Table 8-55 OV_LF[4] Register Field Descriptions
BitFieldTypeDefaultDescription
7-0THRESHOLD[7:0]R/WX Overvoltage threshold for Low Frequency component of monitored channel.
The 8-bit value interpretation depends on the scaling setting in register VRANGE_MULT.
With scaling = 1x, the 8-bit value represents the range 0.2 V to 1.475
V with 1 LSB = 5 mV.
With scaling = 4x, the 8-bit value represents the range 0.8 Vto 5.9 V with 1 LSB = 20 mV.

8.1.2.29 FLT_HF[4] Register (Offset = 54h) [Default = X]

FLT_HF[4] is shown in Table 8-56.

Return to the Summary Table.

Channel 4 UV and OV debouncing for High Frequency thresholds comparator output.

Table 8-56 FLT_HF[4] Register Field Descriptions
BitFieldTypeDefaultDescription
7-4OV_DEB[3:0]R/WX Overvoltage comparator output debounce time (dont assert until output is stable for debounce time) for High Frequency monitoring path.
0000b = 0.1 µs 1000b = 25.6 µs
0001b = 0.2 µs 1001b = 51.2 µs
0010b = 0.4 µs 1010b = 102.4 µs
0011b = 0.8 µs 1011b = 102.4 µs
0100b = 1.6 µs 1100b = 102.4 µs
0101b = 3.2 µs 1101b = 102.4 µs
0110b = 6.4 µs 1110b = 102.4 µs
0111b = 12.8 µs 1111b = 102.4 µs
3-0UV_DEB[3:0]R/WX Undervoltage comparator output debounce time (dont assert until output is stable for debounce time) for High Frequency monitoring path.
0000b = 0.1 µs 1000b = 25.6 µs
0001b = 0.2 µs 1001b = 51.2 µs
0010b = 0.4 µs 1010b = 102.4 µs
0011b = 0.8 µs 1011b = 102.4 µs
0100b = 1.6 µs 1100b = 102.4 µs
0101b = 3.2 µs 1101b = 102.4 µs
0110b = 6.4 µs 1110b = 102.4 µs
0111b = 12.8 µs 1111b = 102.4 µs

8.1.2.30 FC_LF[4] Register (Offset = 55h) [Default = X]

FC_LF[4] is shown in Table 8-57.

Return to the Summary Table.

Channel 4 Low Frequency Path G(s) Cutoff Frequency (-3 dB point). The register changes the filter properties of the programmable LPF such that the total frequency response G(s) meets these cutoff frequencies.

Table 8-57 FC_LF[4] Register Field Descriptions
BitFieldTypeDefaultDescription
7-5RSVDR/WX RSVD
4ovhf_to_nrstR/WX Maps Channel 4 ovhf fault to NRST
Not mapped = 0,
Mapped = 1
3uvhf_to_nrstR/WX Maps Channel 4 uvhf fault to NRST
Not mapped = 0,
Mapped = 1
2-0Cut_off_Freq[2:0]R/WX Channel 4 Cut of frequency for LF faults filter
000 =Invalid
001 =Invalid
010 =250Hz
011 = 500Hz
100 = 1kHz
101 = 2kHz
110 =4kHz
111 = Invalid

8.1.2.31 ESM Register (Offset = 9Eh) [Default = X]

ESM is shown in Table 8-58.

Return to the Summary Table.

ESM threshold time for asserting a fault.

Table 8-58 ESM Register Field Descriptions
BitFieldTypeDefaultDescription
7-0THRESHOLD[7:0]R/WX Threshold value representing the ESM delay time (1ms to 864ms)

8.1.2.32 TI_CONTROL Register (Offset = 9Fh) [Default = X]

TI_CONTROL is shown in Table 8-59.

Return to the Summary Table.

Manual BIST/WD EN/Manual Reset via I2C/ESM deglitch/Reset delay

Table 8-59 TI_CONTROL Register Field Descriptions
BitFieldTypeDefaultDescription
7ENTER_BISTR/WX Manual BIST.
1 = Enter BIST
6WDT_ENR/WX Watchdog EN to be used along with hardware WD_EN pin.
1 = Watchdog Enabled,
0 = Watchdog Disabled
5I2C_MRR/WX Manual Reset.
1 = Assert NRST low
4-3ESM_DEB[1:0]R/WX ESM debounce filter
00 = 10µs
01 = 25µs
10 =50µs
11 =100µs
2-0RST_DLY[2:0]R/WX Reset delay
000 =200µs
001 =1ms
010 =10ms
011 = 16ms
100 = 20ms
101 = 70ms
110 =100ms
111 = 200ms

8.1.2.33 AMSK_ON Register (Offset = A1h) [Default = X]

AMSK_ON is shown in Table 8-60.

Return to the Summary Table.

Auto-mask UVLF, UVHF, and OVHF interrupts on power up transitions.

Table 8-60 AMSK_ON Register Field Descriptions
BitFieldTypeDefaultDescription
7-4RSVDR/WX RSVD
3MON[4]R/WX Automask at power on for MON 4.
0 = Disabled
1 = Enabled
2MON[3]R/WX Automask at power on for MON 3.
0 = Disabled
1 = Enabled
1MON[2]R/WX Automask at power on for MON 2.
0 = Disabled
1 = Enabled
0RSVDR/WX RSVD

8.1.2.34 AMSK_OFF Register (Offset = A2h) [Default = X]

AMSK_OFF is shown in Table 8-61.

Return to the Summary Table.

Auto-mask UVLF, UVHF, and OVHF interrupts on power down transitions.

Table 8-61 AMSK_OFF Register Field Descriptions
BitFieldTypeDefaultDescription
7-4RSVDR/WX RSVD
3MON[4]R/WX Automask at power off for MON 4.
0 = Disabled
1 = Enabled
2MON[3]R/WX Automask at power off for MON 3.
0 = Disabled
1 = Enabled
1MON[2]R/WX Automask at power off for MON 2.
0 = Disabled
1 = Enabled
0RSVDR/WX RSVD

8.1.2.35 SEQ_TOUT_MSB Register (Offset = A5h) [Default = X]

SEQ_TOUT_MSB is shown in Table 8-62.

Return to the Summary Table.

Timeout for UV faults during powerup and power down.

Table 8-62 SEQ_TOUT_MSB Register Field Descriptions
BitFieldTypeDefaultDescription
7-0MILLISEC[15:8]R/WX Sequence time out MSB

8.1.2.36 SEQ_TOUT_LSB Register (Offset = A6h) [Default = X]

SEQ_TOUT_LSB is shown in Table 8-63.

Return to the Summary Table.

Timeout for UV faults during powerup and power down.

Table 8-63 SEQ_TOUT_LSB Register Field Descriptions
BitFieldTypeDefaultDescription
7-0MILLISEC[7:0]R/WX Sequence time out LSB

8.1.2.37 SEQ_UP_THLD Register (Offset = A8h) [Default = X]

SEQ_UP_THLD is shown in Table 8-64.

Return to the Summary Table.

Threshold at which AMSK is released (VMON considered on) for power up.

Table 8-64 SEQ_UP_THLD Register Field Descriptions
BitFieldTypeDefaultDescription
7-4RSVDR/WX RSVD
3MON[4]R/WX AMSK releases at UVLF or OFF threshold for MON_4.
0 = off threshold,
1 = UVLF threshold
2MON[3]R/WX AMSK releases at UVLF or OFF threshold for MON_3.
0 = off threshold,
1 = UVLF threshold
1MON[2]R/WX AMSK releases at UVLF or OFF threshold for MON_2.
0 = off threshold,
1 = UVLF threshold
0RSVDR/WX RSVD

8.1.2.38 SEQ_DN_THLD Register (Offset = A9h) [Default = X]

SEQ_DN_THLD is shown in Table 8-65.

Return to the Summary Table.

Threshold at which AMSK is released (VMON considered off) for power down.

Table 8-65 SEQ_DN_THLD Register Field Descriptions
BitFieldTypeDefaultDescription
7-4RSVDR/WX RSVD
3MON[4]R/WX AMSK releases at UVLF or OFF threshold for MON_4.
0 = off threshold,
1 = UVLF threshold
2MON[3]R/WX AMSK releases at UVLF or OFF threshold for MON_3.
0 = off threshold,
1 = UVLF threshold
1MON[2]R/WX AMSK releases at UVLF or OFF threshold for MON_2.
0 = off threshold,
1 = UVLF threshold
0RSVDR/WX RSVD

8.1.2.39 WDT_CFG Register (Offset = AAh) [Default = X]

WDT_CFG is shown in Table 8-66.

Return to the Summary Table.

Max violation count for WD and Delay multiplier for Start Up Window.

Table 8-66 WDT_CFG Register Field Descriptions
BitFieldTypeDefaultDescription
7RSVDR/WX RSVD
6-4MAX_VIOLATION_COUNTR/WX Max violation count for Watchdog
000 =0
001 =1
010 =2
011 = 3
100 = 4
101 = 5
110 = 6
111 = 7
3RSVDR/WX RSVD
2-0WDT_Startup_DLY_MULTIPLIER[2:0]R/WX Watchdog Startup delay multiplier
000 =0
001 =1
010 =2
011 = 3
100 = 4
101 = 5
110 = 6
111 = 7

8.1.2.40 WDT_CLOSE Register (Offset = ABh) [Default = X]

WDT_CLOSE is shown in Table 8-67.

Return to the Summary Table.

Close Window Time.

Table 8-67 WDT_CLOSE Register Field Descriptions
BitFieldTypeDefaultDescription
7-0CLOSE[7:0]R/WX Close window time (1ms to 864ms)

8.1.2.41 WDT_OPEN Register (Offset = ACh) [Default = X]

WDT_OPEN is shown in Table 8-68.

Return to the Summary Table.

Open Window Time.

Table 8-68 WDT_OPEN Register Field Descriptions
BitFieldTypeDefaultDescription
7-0OPEN[7:0]R/WX Open window time (1ms to 864ms)

8.1.2.42 WDT_QA_CFG Register (Offset = ADh) [Default = 00h]

WDT_QA_CFG is shown in Table 8-69.

Return to the Summary Table.

FeedbackPolt/Seed for Watchdog.

Table 8-69 WDT_QA_CFG Register Field Descriptions
BitFieldTypeDefaultDescription
7-6FDBK[1:0]R/W0h Feedback used for computing answer
5-4POLY[1:0]R/W0h Poly used for computing answer
3-0SEED[3:0]R/W0h Seed used for computing answer

8.1.2.43 WDT_ANSWER Register (Offset = AEh) [Default = 00h]

WDT_ANSWER is shown in Table 8-70.

Return to the Summary Table.

Answer for the Watchdog.

Table 8-70 WDT_ANSWER Register Field Descriptions
BitFieldTypeDefaultDescription
7-0ANSWER[7:0]R/W0h Answer

8.1.2.44 BANK_SEL Register (Offset = F0h) [Default = 00h]

BANK_SEL is shown in Table 8-71.

Return to the Summary Table.

Bank Select.

Table 8-71 BANK_SEL Register Field Descriptions
BitFieldTypeDefaultDescription
7-1RSVDR/W0h RSVD
0BANK_SelectR/W0h Represents bank selection.
0 = Bank 0
1 = Bank 1