JAJSOH5D November 2022 – November 2023 TPS389C03-Q1
PRODUCTION DATA
The timing diagrams starting from Figure 7-24 to Figure 7-27 show the behavior for a latched WDO fault pin. Faults mapped to NRST have an associated reset delay based on (Bank 1_0x9F_RST_DLY). For each diagram, the assumed system configuration is that once the microcontroller is reset, it restarts with ESM fault cleared or ESM pin high.