Supply Current |
IIN |
VIN supply current |
VIN current, TA = 25°C, VREG5 tied to V5FLT, EN1 = EN2 = 5 V, VFB1 = VFB2 = 0.8 V, LL1 = LL2 = 0.5 V |
|
450 |
800 |
μA |
IVINSDN |
VIN shutdown current |
VIN current, TA = 25°C, no load, EN1 = EN2 = 0 V |
|
|
10 |
VFB Voltage and Discharge Resistance |
VBG |
Bandgap initial regulation accuracy |
TA = 25°C |
–1% |
|
1% |
|
VVFBTH |
VFB threshold voltage |
TA = 25°C |
755 |
765 |
775 |
mV |
TA = -40°C to 85°C |
752 |
|
778 |
IVFB |
VFB input current |
VFBx = 0.8 V, TA = 25°C |
|
–0.01 |
±0.1 |
μA |
RDISCHG |
VO discharge resistance |
ENx = 0 V, VOx = 0.5 V,TA = 25°C |
|
40 |
80 |
Ω |
VREG5 Output |
VVREG5 |
VREG5 output voltage |
TA = 25°C ,5.5 V < VIN < 24 V, 0 < IVREG5 < 10 mA |
4.6 |
5 |
5.2 |
V |
VLN5 |
Line regulation |
5.5 V < VIN < 24 V, IVREG5 = 10 mA |
|
|
20 |
mV |
VLD5 |
Load regulation |
1 mA < IVREG5 < 10 mA |
|
|
40 |
IVREG5 |
Output current |
VIN = 5.5 V, VREG5 = 4.0 V, TA = 25°C |
|
170 |
|
mA |
Output: N-Channel MOSFET Gate Drivers |
RDRVH |
DRVH resistance |
Source, IDRVHx = -100 mA |
|
5.5 |
11 |
Ω |
Sink, IDRVHx = 100 mA |
|
2.5 |
5 |
RDRVL |
DRVL resistance |
Source, IDRVLx = –100 mA |
|
4 |
12 |
Ω |
Sink, IDRVLx = 100 mA |
|
2 |
4 |
TD |
Dead time |
DRVHx-low to DRVLx-on |
20 |
50 |
80 |
ns |
DRVLx-low to DRVHx-on |
20 |
40 |
80 |
Internal BST Diode |
VFBST |
Forward voltage |
VVREG5-VBSTx, IF = 10 mA, TA = 25°C |
0.7 |
0.8 |
0.9 |
V |
IVBSTLK |
VBST leakage current |
VBST = 29 V, LL = 24 V, TA = 25°C |
|
0.1 |
1 |
μA |
ON-Time Timer Control |
TON1 |
CH1 ON time |
LL1 = 12 V, VO1 = 1.5 V |
|
390 |
|
ns |
TON2 |
CH2 ON time |
LL2 = 12 V, VO2 = 1.05 V |
|
210 |
|
TON(min) |
CH2 ON time |
LL2 = 12 V, VO2 = 0.76 V |
|
160 |
|
TOFF(min) |
CH1/CH2 min OFF time |
LL = 0.7 V TA = 25°C, VFB = 0.7 V |
|
390 |
|
Soft Start |
TSS |
Internal SS time |
Internal soft start VFB = 0.735 V |
0.85 |
1.2 |
1.4 |
ms |
UVLO |
VUV5VFILT |
V5FILT UVLO threshold |
Wake up |
3.7 |
4 |
4.3 |
V |
Hysteresis |
0.2 |
0.3 |
0.4 |
LOGIC Threshold |
VENH |
ENx H-level input voltage |
EN 1/2 |
2 |
|
|
V |
VENL |
ENx L-level input voltage |
EN 1/2 |
|
|
0.3 |
Current Sense |
ITRIP |
TRIP source current |
VTRIPx = 0.1 V, TA = 25°C |
8.5 |
10 |
11.5 |
μA |
TCITRIP |
ITRIP temperature coefficient |
On the basis of 25°C |
|
4000 |
|
ppm/°C |
VOCL(off) |
OCP compensation offset |
(VTRIPx-GND - VPGNDx-LLx) voltage,VTRIPx-GND = 60 mV, TA = 25°C |
–10 |
0 |
10 |
mV |
(VTRIPx-GND - VPGNDx-LLx) voltage, VTRIPx-GND = 60 mV |
–15 |
|
15 |
VR(trip) |
Current limit threshold setting range |
VTRIPx-GND voltage |
30 |
|
200 |
Output Undervoltage and Overvoltage Protection |
VOVP |
Output OVP trip threshold |
OVP detect |
110% |
115% |
120% |
|
TOVPDEL |
Output OVP prop delay |
|
|
1.5 |
|
μs |
VUVP |
Output UVP trip threshold |
UVP detect |
65% |
70% |
75% |
|
Hysteresis (recovery < 20 μs) |
|
10% |
|
|
TUVPDEL |
Output UVP delay |
|
17 |
30 |
40 |
μs |
TUVPEN |
Output UVP enable delay |
|
1.2 |
2 |
2.5 |
ms |
Thermal Shutdown |
TSDN |
Thermal shutdown threshold |
Shutdown temperature(1) |
|
150 |
|
°C |
Hysteresis(1) |
|
20 |
|