JAJSM00A May 2023 – February 2024 TPS543B25
PRODUCTION DATA
The VDRV pin is connected internally to the output of the internal (4.5 V nominal) linear regulator (LDO) and to the MOSFET drivers. Bypass VDRV to PGND with a ceramic capacitor. TI recommends a value of 2.2 μF to 10 μF. The VCC pin is the source for the internal control circuitry. Connect a 10-Ω resistor from VDRV to VCC and bypass VCC to AGND with a ceramic capacitor (0.1 μF recommended).
Not intended to drive VCC with any source other than VDRV.
Not intended to connect VDRV to any external source or load.