JAJSDM2 July 2017 TPS54424
PRODUCTION DATA.
Figure 54 through Figure 57 shows an example PCB layout and the following list provides a description of each layer.
Figure 58 through Figure 61 shows an alternate example PCB layout with unsymmetrical placement of the input capacitors and output capacitors. Both VIN pins are still bypassed to their adjacent PGND pins with an input capacitor placed as close as possible to the IC. When using this alternate layout, CI2 should be increased to 1 µF.