JAJSP23 march 2023 TPS546D24S
PRODUCTION DATA
The resistor to AGND for MSEL1 selects the (B1h) USER_DATA_01 (COMPENSATION_CONFIG) values to program the following voltage loop and current loop gains. For options other than the EEPROM code (MSEL1 shorted to AGND or MSEL1 to AGND resistor code 0), the current and voltage loop zero and pole frequencies are scaled with the programmed switching frequency.
Based on Current Error Integrator, calculate the mid-band current loop gain with Equation 26.
Find the smaller value closest to 3.8 in Table 7-9 and this is 3.
To calculate the target voltage loop gain, first use Equation 27 through Equation 29 to calculate the output impedance. Use Equation 30 to calculate the target voltage loop gain.
Find the smaller value closest to 2.2 in Table 7-9 for voltage loop gain and this is 2. This setting gives a stable design but through bench evaluation the voltage loop gain was reduced to 1 to improve the gain and phase margin. The calculated current and voltage loop gain correspond to compensation setting 7. To use this compensation setting resistor to AGND code 7 is needed. With this compensation code the even resistor divider code must be used to set the switching frequency. Divider code 2 sets the fsw to 325 kHz. Resistor to AGND code 9 and resistor divider code 2 is selected using an MSEL1 resistor divider of RTOP = 44.2 kΩ and RBOT = 17.8 kΩ.
The procedure given is meant to give a stable design. Further optimization of the compensation is often possible through testing the design on the bench. Increasing the voltage loop gain increases the loop bandwidth to improve the transient response but make sure to verify there is still sufficient gain and phase margin. The maximum voltage loop bandwidth possible is limited by these stability margins. Decreasing the current loop gain can help to minimize pulse-width jitter but this typically comes with a tradeoff of decreased phase margin. Lastly, the pole and zero locations can also be adjusted through PMBus. For example, it can be beneficial to use the CPV capacitor in the voltage loop to add a pole at the same frequency of the ESR zero when using high ESR output capacitors.
When using a larger inductance, the current loop gain that can be selected through pin strapping can be much lower than the calculated target value. If this happens, the voltage loop gain must also be scaled back by about the same amount to keep sufficient phase margin. For higher voltage loop bandwidth, the inductance can be decreased to reduce the current loop gain needed or higher current loop gain can be programmed through the PMBus command USER_DATA_01 (COMPENSATION_CONFIG).